# 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" .



## **Data Sheet**

# **Dual-Channel Digital Isolators**

# ADuM1200/ADuM1201

#### **FEATURES**

Narrow body, RoHS-compliant, SOIC 8-lead package Low power operation

**5 V operation** 

1.1 mA per channel maximum at 0 Mbps to 2 Mbps

3.7 mA per channel maximum at 10 Mbps

8.2 mA per channel maximum at 25 Mbps

3 V operation

0.8 mA per channel maximum at 0 Mbps to 2 Mbps

2.2 mA per channel maximum at 10 Mbps

4.8 mA per channel maximum at 25 Mbps

**Bidirectional communication** 

3 V/5 V level translation

High temperature operation: 125°C High data rate: dc to 25 Mbps (NRZ) Precise timing characteristics

3 ns maximum pulse width distortion

3 ns maximum channel-to-channel matching High common-mode transient immunity: >25 kV/µs Safety and regulatory approvals

**UL recognition** 

2500 V rms for 1 minute per UL 1577

**CSA Component Acceptance Notice 5A** 

**VDE Certificate of Conformity** 

DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12

 $V_{IORM} = 560 V peak$ 

**Qualified for automotive applications** 

#### **APPLICATIONS**

Size-critical multichannel isolation
SPI interface/data converter isolation
RS-232/RS-422/RS-485 transceiver isolation
Digital field bus isolation
Hybrid electric vehicles, battery monitor, and motor drive

#### **GENERAL DESCRIPTION**

The ADuM1200/ADuM1201¹ are dual-channel digital isolators based on the Analog Devices, Inc., *i*Coupler® technology. Combining high speed CMOS and monolithic transformer technologies, these isolation components provide outstanding performance characteristics superior to alternatives, such as optocouplers.

By avoiding the use of LEDs and photodiodes, *i*Coupler devices remove the design difficulties commonly associated with optocouplers.

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329.

Rev. K

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.

The typical optocoupler concerns regarding uncertain current transfer ratios, nonlinear transfer functions, and temperature and lifetime effects are eliminated with the simple *i*Coupler digital interfaces and stable performance characteristics. The need for external drivers and other discrete components is eliminated with these *i*Coupler products. Furthermore, *i*Coupler devices consume one-tenth to one-sixth the power of optocouplers at comparable signal data rates.

The ADuM1200/ADuM1201 isolators provide two independent isolation channels in a variety of channel configurations and data rates (see the Ordering Guide). Both devices operate with the supply voltage on either side ranging from 2.7 V to 5.5 V, providing compatibility with lower voltage systems as well as enabling a voltage translation functionality across the isolation barrier. In addition, the ADuM1200/ADuM1201 provide low pulse width distortion (<3 ns for CR grade) and tight channel-to-channel matching (<3 ns for CR grade). Unlike other optocoupler alternatives, the ADuM1200/ADuM1201 isolators have a patented refresh feature that ensures dc correctness in the absence of input logic transitions and during power-up/power-down conditions.

The ADuM1200W and ADuM1201W are automotive grade versions qualified for 125°C operation. See the Automotive Products section for more information.

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 2. ADuM1201 Functional Block Diagram

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©2004–2016 Analog Devices, Inc. All rights reserved.
Technical Support www.analog.com

# **TABLE OF CONTENTS**

| Features1                                                            |
|----------------------------------------------------------------------|
| Applications1                                                        |
| General Description1                                                 |
| Functional Block Diagrams1                                           |
| Revision History3                                                    |
| Specifications4                                                      |
| Electrical Characteristics—5 V, 105°C Operation 4                    |
| Electrical Characteristics—3 V, 105°C Operation 6                    |
| Electrical Characteristics—Mixed 5 V/3 V or 3 V/5 V, 105°C Operation |
| Electrical Characteristics—5 V, 125°C Operation11                    |
| Electrical Characteristics—3 V, 125°C Operation13                    |
| Electrical Characteristics—Mixed 5 V/3 V, 125°C Operation            |
| Electrical Characteristics—Mixed 3 V/5 V, 125°C Operation            |
| Package Characteristics                                              |
| Regulatory Information19                                             |

| 19 |
|----|
|    |
| 20 |
| 20 |
| 21 |
| 21 |
| 22 |
| 23 |
| 24 |
| 24 |
| 24 |
| 24 |
| 25 |
| 25 |
| 27 |
| 27 |
| 28 |
|    |



**Data Sheet** 

**REVISION HISTORY** 

# ADuM1200/ADuM1201

| 9/2016—Rev. J to Rev. K                                    |
|------------------------------------------------------------|
| Changes to Endnote 1 and Endnote 2, Table 919              |
| 5/2015—Rev. I to Rev. J                                    |
| Changes to Table 919                                       |
| Change to Tracking Resistance (Comparative Tracking Index) |
| Parameter and Isolation Group Parameter, Table 1020        |
| 3/2012—Rev. H to Rev. I                                    |
| Created Hyperlink for Safety and Regulatory Approvals      |
| Entry in Features Section1                                 |
| Change to General Description Section1                     |
| Change to PCB Layout Section24                             |
| Moved Automotive Products Section                          |
| 1/2009—Rev. G to Rev. H                                    |
| Changes to Table 5, Switching Specifications Parameter13   |
| Changes to Table 6, Switching Specifications Parameter15   |
| Changes to Table 7, Switching Specifications Parameter17   |
| 9/2008—Rev. F to Rev. G                                    |
| Changes to Table 919                                       |
| Changes to Table 1321                                      |
| Changes to Ordering Guide27                                |
|                                                            |
| 3/2008—Rev. E to Rev. F Changes to Features Section        |
| Changes to Features Section                                |
| Changes to Applications Section1                           |
| Added Table 411                                            |
| Added Table 5                                              |
| Added Table 6                                              |
| Added Table 717                                            |
| Changes to Table 1220                                      |
| Changes to Table 1321                                      |
| Added Automotive Products Section26                        |
| Changes to Ordering Guide                                  |
| 11/2007—Rev. D to Rev. E                                   |
| Changes to Note 11                                         |
| Added ADuM1200/ADuM1201AR Change vs. Temperature           |
| Parameter3                                                 |
| Added ADuM1200/ADuM1201AR Change vs. Temperature           |
| Parameter5                                                 |
| Added ADuM1200/ADuM1201AR Change vs. Temperature           |
| Parameter8                                                 |

| 8/2007—Rev. C to Rev. D                                |
|--------------------------------------------------------|
| Updated VDE Certification Throughout1                  |
| Changes to Features, Note 1, Figure 1, and Figure 21   |
| Changes to Table 3                                     |
| Changes to Regulatory Information Section10            |
| Added Table 1012                                       |
| Added Insulation Lifetime Section16                    |
| Updated Outline Dimensions                             |
| Changes to Ordering Guide                              |
| 2/2006—Rev. B to Rev. C                                |
| Updated Format                                         |
| Added Note 11                                          |
| Changes to Absolute Maximum Ratings12                  |
| Changes to DC Correctness and Magnetic Field           |
| Immunity Section                                       |
| 9/2004—Rev. A to Rev. B                                |
| Changes to Table 5                                     |
| 6/2004—Rev. 0 to Rev. A                                |
| Changes to Format                                      |
| Changes to General Description1                        |
| Changes to Electrical Characteristics—5 V Operation3   |
| Changes to Electrical Characteristics—3 V Operation5   |
| Changes to Electrical Characteristics—Mixed 5 V/3 V or |
| 3 V/5 V Operation7                                     |

### 4/2004—Revision 0: Initial Version

## **SPECIFICATIONS**

## **ELECTRICAL CHARACTERISTICS—5 V, 105°C OPERATION**

All voltages are relative to the respective ground;  $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ ,  $4.5 \text{ V} \le V_{DD2} \le 5.5 \text{ V}$ ; all minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = V_{DD2} = 5 \text{ V}$ ; this does not apply to the ADuM1200W and ADuM1201W automotive grade products.

Table 1.

| Parameter                                                | Symbol                                 | Min                                   | Тур   | Max                            | Unit  | Test Conditions/Comments                                             |
|----------------------------------------------------------|----------------------------------------|---------------------------------------|-------|--------------------------------|-------|----------------------------------------------------------------------|
| DC SPECIFICATIONS                                        |                                        |                                       |       |                                |       |                                                                      |
| Input Supply Current per Channel, Quiescent              | I <sub>DDI (Q)</sub>                   |                                       | 0.50  | 0.60                           | mA    |                                                                      |
| Output Supply Current per Channel, Quiescent             | I <sub>DDO (Q)</sub>                   |                                       | 0.19  | 0.25                           | mA    |                                                                      |
| ADuM1200 Total Supply Current, Two Channels <sup>1</sup> |                                        |                                       |       |                                |       |                                                                      |
| DC to 2 Mbps                                             |                                        |                                       |       |                                |       |                                                                      |
| V <sub>DD1</sub> Supply Current                          | I <sub>DD1 (Q)</sub>                   |                                       | 1.1   | 1.4                            | mA    | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                          | I <sub>DD2 (Q)</sub>                   |                                       | 0.5   | 0.8                            | mA    | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (BR and CR Grades Only)                          |                                        |                                       |       |                                |       |                                                                      |
| V <sub>DD1</sub> Supply Current                          | I <sub>DD1 (10)</sub>                  |                                       | 4.3   | 5.5                            | mA    | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                          | I <sub>DD2 (10)</sub>                  |                                       | 1.3   | 2.0                            | mA    | 5 MHz logic signal freq.                                             |
| 25 Mbps (CR Grade Only)                                  |                                        |                                       |       |                                |       |                                                                      |
| V <sub>DD1</sub> Supply Current                          | I <sub>DD1 (25)</sub>                  |                                       | 10    | 13                             | mA    | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                          | I <sub>DD2 (25)</sub>                  |                                       | 2.8   | 3.4                            | mA    | 12.5 MHz logic signal freq.                                          |
| ADuM1201 Total Supply Current, Two Channels <sup>1</sup> |                                        |                                       |       |                                |       |                                                                      |
| DC to 2 Mbps                                             |                                        |                                       |       |                                |       |                                                                      |
| V <sub>DD1</sub> Supply Current                          | I <sub>DD1 (Q)</sub>                   |                                       | 8.0   | 1.1                            | mA    | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                          | I <sub>DD2 (Q)</sub>                   |                                       | 0.8   | 1.1                            | mA    | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (BR and CR Grades Only)                          |                                        |                                       |       |                                |       |                                                                      |
| V <sub>DD1</sub> Supply Current                          | I <sub>DD1 (10)</sub>                  |                                       | 2.8   | 3.5                            | mA    | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                          | I <sub>DD2 (10)</sub>                  |                                       | 2.8   | 3.5                            | mA    | 5 MHz logic signal freq.                                             |
| 25 Mbps (CR Grade Only)                                  |                                        |                                       |       |                                |       |                                                                      |
| V <sub>DD1</sub> Supply Current                          | I <sub>DD1 (25)</sub>                  |                                       | 6.3   | 8.0                            | mA    | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                          | I <sub>DD2 (25)</sub>                  |                                       | 6.3   | 8.0                            | mA    | 12.5 MHz logic signal freq.                                          |
| For All Models                                           |                                        |                                       |       |                                |       |                                                                      |
| Input Currents                                           | I <sub>IA</sub> , I <sub>IB</sub>      | -10                                   | +0.01 | +10                            | μΑ    | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$ |
| Logic High Input Threshold                               | V <sub>IH</sub>                        | $0.7 (V_{DD1} \text{ or } V_{DD2})$   |       |                                | V     |                                                                      |
| Logic Low Input Threshold                                | VIL                                    |                                       |       | 0.3 ( $V_{DD1}$ or $V_{DD2}$ ) | V     |                                                                      |
| Logic High Output Voltages                               | $V_{OAH}$ , $V_{OBH}$                  | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$ | 5.0   |                                | V     | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                               |
|                                                          |                                        | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$ | 4.8   |                                | V     | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                           |
| Logic Low Output Voltages                                | Voal, Vobl                             |                                       | 0.0   | 0.1                            | V     | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$                             |
|                                                          |                                        |                                       | 0.04  | 0.1                            | V     | $I_{Ox}=400~\mu\text{A, }V_{lx}=V_{lxL}$                             |
|                                                          |                                        |                                       | 0.2   | 0.4                            | V     | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                            |
| SWITCHING SPECIFICATIONS                                 |                                        |                                       |       |                                |       |                                                                      |
| ADuM1200/ADuM1201AR                                      |                                        |                                       |       |                                |       | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                         | PW                                     |                                       |       | 1000                           | ns    |                                                                      |
| Maximum Data Rate <sup>3</sup>                           |                                        | 1                                     |       |                                | Mbps  |                                                                      |
| Propagation Delay⁴                                       | t <sub>PHL</sub> , t <sub>PLH</sub>    | 50                                    |       | 150                            | ns    |                                                                      |
| Pulse Width Distortion,  tplh - tphl 4                   | PWD                                    |                                       |       | 40                             | ns    |                                                                      |
| Change vs. Temperature                                   |                                        |                                       | 11    |                                | ps/°C |                                                                      |
| Propagation Delay Skew⁵                                  | t <sub>PSK</sub>                       |                                       |       | 100                            | ns    |                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                 | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                       |       | 50                             | ns    |                                                                      |
| Output Rise/Fall Time (10% to 90%)                       | t <sub>R</sub> /t <sub>F</sub>         |                                       | 10    |                                | ns    |                                                                      |

**Data Sheet** 

# ADuM1200/ADuM1201

| Parameter                                       | Symbol                              | Min | Тур  | Max | Unit        | Test Conditions/Comments                         |
|-------------------------------------------------|-------------------------------------|-----|------|-----|-------------|--------------------------------------------------|
| ADuM1200/ADuM1201BR                             |                                     |     |      |     |             |                                                  |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     |      | 100 | ns          |                                                  |
| Maximum Data Rate <sup>3</sup>                  |                                     | 10  |      |     | Mbps        |                                                  |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 50  | ns          |                                                  |
| Pulse Width Distortion,  tplh - tphl 4          | PWD                                 |     |      | 3   | ns          |                                                  |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C       |                                                  |
| Propagation Delay Skew <sup>5</sup>             | t <sub>PSK</sub>                    |     |      | 15  | ns          |                                                  |
| Channel-to-Channel Matching                     |                                     |     |      | 3   |             |                                                  |
| Codirectional Channels <sup>6</sup>             | <b>t</b> <sub>PSKCD</sub>           |     |      |     | ns          |                                                  |
| Opposing Directional Channels <sup>6</sup>      | <b>t</b> <sub>PSKOD</sub>           |     |      | 15  | ns          |                                                  |
| Output Rise/Fall Time (10% to 90%)              | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5  |     | ns          |                                                  |
| ADuM1200/ADuM1201CR                             |                                     |     |      |     |             |                                                  |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     | 20   | 40  | ns          |                                                  |
| Maximum Data Rate <sup>3</sup>                  |                                     | 25  | 50   |     | Mbps        |                                                  |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 45  | ns          |                                                  |
| Pulse Width Distortion,  tplh - tphl 4          | PWD                                 |     |      | 3   | ns          |                                                  |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C       |                                                  |
| Propagation Delay Skew <sup>5</sup>             | t <sub>PSK</sub>                    |     |      | 15  | ns          |                                                  |
| Channel-to-Channel Matching                     |                                     |     |      | 3   | ns          |                                                  |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      |     |             |                                                  |
| Opposing Directional Channels <sup>6</sup>      | <b>t</b> <sub>PSKOD</sub>           |     |      | 15  | ns          |                                                  |
| Output Rise/Fall Time (10% to 90%)              | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5  |     | ns          |                                                  |
| For All Models                                  |                                     |     |      |     |             |                                                  |
| Common-Mode Transient Immunity                  |                                     |     |      |     |             |                                                  |
| Logic High Output <sup>7</sup>                  | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}$ or $V_{DD2}$ , $V_{CM} =$     |
|                                                 |                                     |     |      |     |             | 1000 V, transient<br>magnitude = 800 V           |
| Logic Low Output <sup>7</sup>                   | CM <sub>L</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$ |
| Logic Low Output                                | CIVILI                              | 23  | 33   |     | Κν/μ3       | transient magnitude = $800 \text{ V}$            |
| Refresh Rate                                    | fr                                  |     | 1.2  |     | Mbps        |                                                  |
| Dynamic Supply Current per Channel <sup>8</sup> |                                     |     |      |     |             |                                                  |
| Input                                           | I <sub>DDI (D)</sub>                |     | 0.19 |     | mA/         |                                                  |
|                                                 |                                     |     |      |     | Mbps        |                                                  |
| Output                                          | I <sub>DDO (D)</sub>                |     | 0.05 |     | mA/<br>Mbps |                                                  |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1200 and ADuM1201 channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>&</sup>lt;sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is quaranteed.

 $<sup>^4</sup>$  t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>Ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the V<sub>Ix</sub> signal.

<sup>&</sup>lt;sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^{7}</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 > 0.8 \, V_{DD2}$ . CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 < 0.8 \, V$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

### **ELECTRICAL CHARACTERISTICS—3 V, 105°C OPERATION**

All voltages are relative to the respective ground;  $2.7~V \le V_{DD1} \le 3.6~V$ ,  $2.7~V \le V_{DD2} \le 3.6~V$ ; all minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25$ °C,  $V_{DD1} = V_{DD2} = 3.0~V$ ; this does not apply to ADuM1200W and ADuM1201W automotive grade products.

Table 2.

| Parameter                                                                   | Symbol                                 | Min                                         | Тур   | Max                                         | Unit     | Test Conditions/Comments                                             |
|-----------------------------------------------------------------------------|----------------------------------------|---------------------------------------------|-------|---------------------------------------------|----------|----------------------------------------------------------------------|
| DC SPECIFICATIONS                                                           |                                        |                                             |       |                                             |          |                                                                      |
| Input Supply Current per Channel, Quiescent                                 | I <sub>DDI (Q)</sub>                   |                                             | 0.26  | 0.35                                        | mA       |                                                                      |
| Output Supply Current per Channel, Quiescent                                | I <sub>DDO (Q)</sub>                   |                                             | 0.11  | 0.20                                        | mA       |                                                                      |
| ADuM1200 Total Supply Current, Two<br>Channels <sup>1</sup>                 |                                        |                                             |       |                                             |          |                                                                      |
| DC to 2 Mbps                                                                |                                        |                                             |       |                                             |          |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (Q)</sub>                   |                                             | 0.6   | 1.0                                         | mA       | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (Q)</sub>                   |                                             | 0.2   | 0.6                                         | mA       | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (BR and CR Grades Only)                                             |                                        |                                             |       |                                             |          |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (10)</sub>                  |                                             | 2.2   | 3.4                                         | mA       | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (10)</sub>                  |                                             | 0.7   | 1.1                                         | mA       | 5 MHz logic signal freq.                                             |
| 25 Mbps (CR Grade Only)                                                     |                                        |                                             |       |                                             |          |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (25)</sub>                  |                                             | 5.2   | 7.7                                         | mA       | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (25)</sub>                  |                                             | 1.5   | 2.0                                         | mA       | 12.5 MHz logic signal freq.                                          |
| ADuM1201 Total Supply Current, Two Channels <sup>1</sup>                    |                                        |                                             |       |                                             |          |                                                                      |
| DC to 2 Mbps                                                                |                                        |                                             |       |                                             |          |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (O)</sub>                   |                                             | 0.4   | 0.8                                         | mA       | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2</sub> (Q)                   |                                             | 0.4   | 0.8                                         | mA       | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (BR and CR Grades Only)                                             | 1002 (Q)                               |                                             |       | 0.0                                         |          | De to Tim Englishightan neq.                                         |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (10)</sub>                  |                                             | 1.5   | 2.2                                         | mA       | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (10)</sub>                  |                                             | 1.5   | 2.2                                         | mA       | 5 MHz logic signal freq.                                             |
| 25 Mbps (CR Grade Only)                                                     | 552(10)                                |                                             |       |                                             |          |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1</sub> (25)                  |                                             | 3.4   | 4.8                                         | mA       | 12.5 MHz logic signal freg.                                          |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (25)</sub>                  |                                             | 3.4   | 4.8                                         | mA       | 12.5 MHz logic signal freq.                                          |
| For All Models                                                              | 1552 (25)                              |                                             |       |                                             |          |                                                                      |
| Input Currents                                                              | I <sub>IA</sub> , I <sub>IB</sub>      | -10                                         | +0.01 | +10                                         | μΑ       | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$ |
| Logic High Input Threshold                                                  | V <sub>IH</sub>                        | 0.7 (V <sub>DD1</sub> or V <sub>DD2</sub> ) |       |                                             | V        | (188) 11 1882,                                                       |
| Logic Low Input Threshold                                                   | V <sub>IL</sub>                        | (1001 11 1002)                              |       | 0.3 (V <sub>DD1</sub> or V <sub>DD2</sub> ) | -        |                                                                      |
| Logic High Output Voltages                                                  | V <sub>OAH</sub> , V <sub>OBH</sub>    | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$       | 3.0   | 0.0 (1001 0. 1002)                          | V        | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                               |
| g g                                                                         | TOATI, TOBIT                           | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$       | 2.8   |                                             | V        | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                           |
| Logic Low Output Voltages                                                   | Voal, Vobl                             | (100) 0. 1002/                              | 0.0   | 0.1                                         | V        | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$                             |
| 20g.c 20th output voltages                                                  | TOALY TOUL                             |                                             | 0.04  | 0.1                                         | V        | $I_{Ox} = 400  \mu A,  V_{Ix} = V_{IxL}$                             |
|                                                                             |                                        |                                             | 0.2   | 0.4                                         | V        | $I_{Ox} = 4 \text{ mA, } V_{Ix} = V_{IxL}$                           |
| SWITCHING SPECIFICATIONS                                                    | 1                                      |                                             |       | ***                                         | † ·      | · · · · · · · · · · · · · · · · · ·                                  |
| ADuM1200/ADuM1201AR                                                         |                                        |                                             |       |                                             |          | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                             |       | 1000                                        | ns       |                                                                      |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 1                                           |       |                                             | Mbps     |                                                                      |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub>    | 50                                          |       | 150                                         | ns       |                                                                      |
| Pulse Width Distortion,  t <sub>PLH</sub> - t <sub>PHL</sub>   <sup>4</sup> | PWD                                    |                                             |       | 40                                          | ns       |                                                                      |
| Change vs. Temperature                                                      |                                        |                                             | 11    | -                                           | ps/°C    |                                                                      |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                       |                                             |       | 100                                         | ns ps/ C |                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                             |       | 50                                          | ns       |                                                                      |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>         |                                             | 10    | 50                                          | ns       |                                                                      |
| Output hise/i all fille (10% to 50%)                                        | LK/ LF                                 |                                             | 10    |                                             | 113      |                                                                      |

**Data Sheet** 

# ADuM1200/ADuM1201

| Parameter                                       | Symbol                              | Min | Тур  | Max | Unit        | Test Conditions/Comments                                                        |
|-------------------------------------------------|-------------------------------------|-----|------|-----|-------------|---------------------------------------------------------------------------------|
| ADuM1200/ADuM1201BR                             |                                     |     |      |     |             | $C_L = 15 \text{ pF, CMOS signal levels}$                                       |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     |      | 100 | ns          |                                                                                 |
| Maximum Data Rate <sup>3</sup>                  |                                     | 10  |      |     | Mbps        |                                                                                 |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 60  | ns          |                                                                                 |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$ | PWD                                 |     |      | 3   | ns          |                                                                                 |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C       |                                                                                 |
| Propagation Delay Skew⁵                         | t <sub>PSK</sub>                    |     |      | 22  | ns          |                                                                                 |
| Channel-to-Channel Matching                     |                                     |     |      |     |             |                                                                                 |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                 |
| Opposing Directional Channels <sup>6</sup>      | <b>t</b> <sub>PSKOD</sub>           |     |      | 22  | ns          |                                                                                 |
| Output Rise/Fall Time (10% to 90%)              | t <sub>R</sub> /t <sub>F</sub>      |     | 3.0  |     | ns          |                                                                                 |
| ADuM1200/ADuM1201CR                             |                                     |     |      |     |             |                                                                                 |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     | 20   | 40  | ns          |                                                                                 |
| Maximum Data Rate <sup>3</sup>                  |                                     | 25  | 50   |     | Mbps        |                                                                                 |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 55  | ns          |                                                                                 |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$ | PWD                                 |     |      | 3   | ns          |                                                                                 |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C       |                                                                                 |
| Propagation Delay Skew <sup>5</sup>             | t <sub>PSK</sub>                    |     |      | 16  | ns          |                                                                                 |
| Channel-to-Channel Matching                     |                                     |     |      |     |             |                                                                                 |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                 |
| Opposing Directional Channels <sup>6</sup>      | t <sub>PSKOD</sub>                  |     |      | 16  | ns          |                                                                                 |
| Output Rise/Fall Time (10% to 90%)              | $t_R/t_F$                           |     | 3.0  |     | ns          |                                                                                 |
| For All Models                                  |                                     |     |      |     |             |                                                                                 |
| Common-Mode Transient Immunity                  |                                     |     |      |     |             |                                                                                 |
| Logic High Output <sup>7</sup>                  | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}$ or $V_{DD2}$ , $V_{CM} = 1000 \text{ V}$ ,                   |
| 1/38/                                           | len I                               |     |      |     | 127         | transient magnitude = 800 V                                                     |
| Logic Low Output <sup>7</sup>                   | CM <sub>L</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V |
| Refresh Rate                                    | fr                                  |     | 1.1  |     | Mbps        | dunsient magnitude 500 v                                                        |
| Dynamic Supply Current per Channel <sup>8</sup> |                                     |     |      |     |             |                                                                                 |
| Input                                           | I <sub>DDI (D)</sub>                |     | 0.10 |     | mA/         |                                                                                 |
|                                                 |                                     |     |      |     | Mbps        |                                                                                 |
| Output                                          | I <sub>DDO (D)</sub>                |     | 0.03 |     | mA/<br>Mbps |                                                                                 |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1200 and ADuM1201 channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>Ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the rising edge of the V<sub>Ox</sub> signal.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^7</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 > 0.8 \, V_{DD2}$ . CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 < 0.8 \, V$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

## **ELECTRICAL CHARACTERISTICS—MIXED 5 V/3 V OR 3 V/5 V, 105°C OPERATION**

All voltages are relative to the respective ground; 5 V/3 V operation:  $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ ,  $2.7 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ . 3 V/5 V operation:  $2.7 \text{ V} \le V_{DD1} \le 3.6 \text{ V}$ ,  $4.5 \text{ V} \le V_{DD2} \le 5.5 \text{ V}$ ; all minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}\text{C}$ ;  $V_{DD1} = 3.0 \text{ V}$ ,  $V_{DD2} = 5.0 \text{ V}$ ; or  $V_{DD1} = 5.0 \text{ V}$ ,  $V_{DD2} = 3.0 \text{ V}$ ; this does not apply to ADuM1200W and ADuM1201W automotive grade products.

Table 3.

| Parameter                                                   | Symbol                | Min | Тур  | Max  | Unit | Test Conditions /Comments      |
|-------------------------------------------------------------|-----------------------|-----|------|------|------|--------------------------------|
| DC SPECIFICATIONS                                           |                       |     |      |      |      |                                |
| Input Supply Current per Channel,<br>Quiescent              | I <sub>DDI (Q)</sub>  |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 0.50 | 0.6  | mA   |                                |
| 3 V/5 V Operation                                           |                       |     | 0.26 | 0.35 | mA   |                                |
| Output Supply Current per Channel, Quiescent                | I <sub>DDO</sub> (Q)  |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 0.11 | 0.20 | mA   |                                |
| 3 V/5 V Operation                                           |                       |     | 0.19 | 0.25 | mA   |                                |
| ADuM1200 Total Supply Current,<br>Two Channels <sup>1</sup> |                       |     |      |      |      |                                |
| DC to 2 Mbps                                                |                       |     |      |      |      |                                |
| V <sub>DD1</sub> Supply Current                             | I <sub>DD1 (Q)</sub>  |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 1.1  | 1.4  | mA   | DC to 1 MHz logic signal freq. |
| 3 V/5 V Operation                                           |                       |     | 0.6  | 1.0  | mA   | DC to 1 MHz logic signal freq. |
| V <sub>DD2</sub> Supply Current                             | I <sub>DD2 (Q)</sub>  |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 0.2  | 0.6  | mA   | DC to 1 MHz logic signal freq. |
| 3 V/5 V Operation                                           | -7/                   |     | 0.5  | 0.8  | mA   | DC to 1 MHz logic signal freq. |
| 10 Mbps (BR and CR Grades Only)                             | 7///                  |     |      |      |      |                                |
| V <sub>DD1</sub> Supply Current                             | I <sub>DD1 (10)</sub> |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 4.3  | 5.5  | mA   | 5 MHz logic signal freq.       |
| 3 V/5 V Operation                                           |                       |     | 2.2  | 3.4  | mA   | 5 MHz logic signal freq.       |
| V <sub>DD2</sub> Supply Current                             | I <sub>DD2</sub> (10) |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 0.7  | 1.1  | mA   | 5 MHz logic signal freq.       |
| 3 V/5 V Operation                                           |                       |     | 1.3  | 2.0  | mA   | 5 MHz logic signal freq.       |
| 25 Mbps (CR Grade Only)                                     |                       |     |      |      |      |                                |
| V <sub>DD1</sub> Supply Current                             | I <sub>DD1 (25)</sub> |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 10   | 13   | mA   | 12.5 MHz logic signal freq.    |
| 3 V/5 V Operation                                           |                       |     | 5.2  | 7.7  | mA   | 12.5 MHz logic signal freq.    |
| V <sub>DD2</sub> Supply Current                             | I <sub>DD2 (25)</sub> |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 1.5  | 2.0  | mA   | 12.5 MHz logic signal freq.    |
| 3 V/5 V Operation                                           |                       |     | 2.8  | 3.4  | mA   | 12.5 MHz logic signal freq.    |
| ADuM1201 Total Supply Current,<br>Two Channels <sup>1</sup> |                       |     |      |      |      |                                |
| DC to 2 Mbps                                                |                       |     |      |      |      |                                |
| V <sub>DD1</sub> Supply Current                             | I <sub>DD1 (Q)</sub>  |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 0.8  | 1.1  | mA   | DC to 1 MHz logic signal freq. |
| 3 V/5 V Operation                                           |                       |     | 0.4  | 0.8  | mA   | DC to 1 MHz logic signal freq. |
| V <sub>DD2</sub> Supply Current                             | I <sub>DD2 (Q)</sub>  |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 0.4  | 0.8  | mA   | DC to 1 MHz logic signal freq. |
| 3 V/5 V Operation                                           |                       |     | 0.8  | 1.1  | mA   | DC to 1 MHz logic signal freq. |
| 10 Mbps (BR and CR Grades Only)                             |                       |     |      |      |      |                                |
| V <sub>DD1</sub> Supply Current                             | I <sub>DD1 (10)</sub> |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 2.8  | 3.5  | mA   | 5 MHz logic signal freq.       |
| 3 V/5 V Operation                                           | 1                     |     | 1.5  | 2.2  | mA   | 5 MHz logic signal freq.       |
| V <sub>DD2</sub> Supply Current                             | I <sub>DD2 (10)</sub> |     |      |      |      |                                |
| 5 V/3 V Operation                                           |                       |     | 1.5  | 2.2  | mA   | 5 MHz logic signal freq.       |
| 3 V/5 V Operation                                           |                       |     | 2.8  | 3.5  | mA   | 5 MHz logic signal freq.       |

**Data Sheet** 

# ADuM1200/ADuM1201

| Parameter                                                                   | Symbol                                     | Min                                         | Тур                                   | Max                                 | Unit        | Test Conditions /Comments                                            |
|-----------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------------------------|-------------------------------------|-------------|----------------------------------------------------------------------|
| 25 Mbps (CR Grade Only)                                                     |                                            |                                             |                                       |                                     |             |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (25)</sub>                      |                                             |                                       |                                     |             |                                                                      |
| 5 V/3 V Operation                                                           |                                            |                                             | 6.3                                   | 8.0                                 | mA          | 12.5 MHz logic signal freq.                                          |
| 3 V/5 V Operation                                                           |                                            |                                             | 3.4                                   | 4.8                                 | mA          | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (25)</sub>                      |                                             |                                       |                                     |             |                                                                      |
| 5 V/3 V Operation                                                           |                                            |                                             | 3.4                                   | 4.8                                 | mA          | 12.5 MHz logic signal freq.                                          |
| 3 V/5 V Operation                                                           |                                            |                                             | 6.3                                   | 8.0                                 | mA          | 12.5 MHz logic signal freq.                                          |
| For All Models                                                              |                                            |                                             |                                       |                                     |             |                                                                      |
| Input Currents                                                              | I <sub>IA</sub> , I <sub>IB</sub>          | -10                                         | +0.01                                 | +10                                 | μΑ          | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$ |
| Logic High Input Threshold                                                  | V <sub>IH</sub>                            | 0.7 (V <sub>DD1</sub> or V <sub>DD2</sub> ) |                                       |                                     | V           |                                                                      |
| Logic Low Input Threshold                                                   | V <sub>IL</sub>                            |                                             |                                       | $0.3 (V_{DD1} \text{ or } V_{DD2})$ | V           |                                                                      |
| Logic High Output Voltages                                                  | V <sub>OAH</sub> , V <sub>OBH</sub>        | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$       | $V_{DD1}$ or $V_{DD2}$                |                                     | V           | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                               |
|                                                                             |                                            | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$       | $(V_{DD1} \text{ or } V_{DD2}) - 0.2$ |                                     | V           | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                           |
| Logic Low Output Voltages                                                   | V <sub>OAL</sub> , V <sub>OBL</sub>        |                                             | 0.0                                   | 0.1                                 | V           | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                |
|                                                                             |                                            |                                             | 0.04                                  | 0.1                                 | V           | $I_{Ox} = 400 \mu A$ , $V_{Ix} = V_{IxL}$                            |
|                                                                             |                                            |                                             | 0.2                                   | 0.4                                 | V           | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                            |
| SWITCHING SPECIFICATIONS                                                    |                                            |                                             |                                       |                                     |             |                                                                      |
| ADuM1200/ADuM1201AR                                                         | 5,44                                       |                                             |                                       | 4000                                |             | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                         |                                             |                                       | 1000                                | ns          |                                                                      |
| Maximum Data Rate <sup>3</sup>                                              |                                            | 1                                           |                                       |                                     | Mbps        |                                                                      |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub>        | 50                                          |                                       | 150                                 | ns          |                                                                      |
| Pulse Width Distortion,  t <sub>PLH</sub> - t <sub>PHL</sub>   <sup>4</sup> | PWD                                        |                                             |                                       | 40                                  | ns          |                                                                      |
| Change vs. Temperature                                                      |                                            |                                             | 11                                    |                                     | ps/°C       |                                                                      |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                           |                                             |                                       | 50                                  | ns          |                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub>     |                                             | 10                                    | 50                                  | ns          |                                                                      |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>             |                                             | 10                                    |                                     | ns          |                                                                      |
| ADuM1200/ADuM1201BR                                                         | DIA                                        |                                             |                                       | 100                                 |             | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                         | 10                                          |                                       | 100                                 | ns          | TEV                                                                  |
| Maximum Data Rate <sup>3</sup>                                              |                                            | 10<br>15                                    |                                       |                                     | Mbps        | スールソ                                                                 |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub><br>PWD | 15                                          |                                       | 55<br>3                             | ns          | 1.00                                                                 |
| Pulse Width Distortion,  tplh - tphl 4                                      | PWD                                        |                                             | 5                                     | 3                                   | ns<br>ps/°C |                                                                      |
| Change vs. Temperature                                                      |                                            |                                             | 5                                     | 22                                  |             |                                                                      |
| Propagation Delay Skew <sup>5</sup>                                         | <b>t</b> <sub>PSK</sub>                    |                                             |                                       | 22                                  | ns          |                                                                      |
| Channel-to-Channel Matching                                                 |                                            |                                             |                                       | 2                                   |             |                                                                      |
| Codirectional Channels <sup>6</sup>                                         | t <sub>PSKCD</sub>                         |                                             |                                       | 3                                   | ns          |                                                                      |
| Opposing Directional Channels <sup>6</sup>                                  | <b>t</b> PSKOD                             |                                             |                                       | 22                                  | ns          |                                                                      |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>             |                                             |                                       |                                     |             |                                                                      |
| 5 V/3 V Operation                                                           |                                            |                                             | 3.0                                   |                                     | ns          |                                                                      |
| 3 V/5 V Operation                                                           |                                            |                                             | 2.5                                   |                                     | ns          |                                                                      |
| ADuM1200/ADuM1201CR                                                         | DW                                         |                                             | 20                                    | 40                                  |             | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                         |                                             | 20                                    | 40                                  | ns          |                                                                      |
| Maximum Data Rate <sup>3</sup>                                              |                                            | 25                                          | 50                                    |                                     | Mbps        |                                                                      |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub>        | 20                                          |                                       | 50                                  | ns          |                                                                      |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$                             | PWD                                        |                                             |                                       | 3                                   | ns          |                                                                      |
| Change vs. Temperature                                                      |                                            |                                             | 5                                     |                                     | ps/°C       |                                                                      |
| Propagation Delay Skew⁵                                                     | <b>t</b> <sub>PSK</sub>                    |                                             |                                       | 15                                  | ns          |                                                                      |
| Channel-to-Channel Matching                                                 |                                            |                                             |                                       |                                     |             |                                                                      |
| Codirectional Channels <sup>6</sup>                                         | <b>t</b> PSKCD                             |                                             |                                       | 3                                   | ns          |                                                                      |
| Opposing Directional Channels <sup>6</sup>                                  | <b>t</b> <sub>PSKOD</sub>                  |                                             |                                       | 15                                  | ns          |                                                                      |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>             |                                             |                                       |                                     |             |                                                                      |
| 5 V/3 V Operation                                                           | - IV - I                                   |                                             | 3.0                                   |                                     | ns          |                                                                      |
| 3 V/5 V Operation                                                           |                                            | 1                                           | 2.5                                   |                                     | ns          |                                                                      |

| Parameter                                                 | Symbol               | Min | Тур  | Max | Unit        | Test Conditions /Comments                                                                              |
|-----------------------------------------------------------|----------------------|-----|------|-----|-------------|--------------------------------------------------------------------------------------------------------|
| For All Models                                            |                      |     |      |     |             |                                                                                                        |
| Common-Mode Transient Immunity                            |                      |     |      |     |             |                                                                                                        |
| Logic High Output <sup>7</sup>                            | CM <sub>H</sub>      | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}$ or $V_{DD2}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ |
| Logic Low Output <sup>7</sup>                             | CM <sub>L</sub>      | 25  | 35   |     | kV/μs       | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V                        |
| Refresh Rate                                              | f <sub>r</sub>       |     |      |     |             |                                                                                                        |
| 5 V/3 V Operation                                         |                      |     | 1.2  |     | Mbps        |                                                                                                        |
| 3 V/5 V Operation                                         |                      |     | 1.1  |     | Mbps        |                                                                                                        |
| Input Dynamic Supply Current<br>per Channel <sup>8</sup>  | I <sub>DDI</sub> (D) |     |      |     |             |                                                                                                        |
| 5 V/3 V Operation                                         |                      |     | 0.19 |     | mA/<br>Mbps |                                                                                                        |
| 3 V/5 V Operation                                         |                      |     | 0.10 |     | mA/<br>Mbps |                                                                                                        |
| Output Dynamic Supply Current per<br>Channel <sup>8</sup> | I <sub>DDO (D)</sub> |     |      |     |             |                                                                                                        |
| 5 V/3 V Operation                                         |                      |     | 0.03 |     | mA/<br>Mbps |                                                                                                        |
| 3 V/5 V Operation                                         |                      |     | 0.05 |     | mA/<br>Mbps |                                                                                                        |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total V<sub>DD1</sub> and V<sub>DD2</sub> supply currents as a function of data rate for ADuM1200 and ADuM1201 channel configurations.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PH</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>IX</sub> signal to the 50% level of the falling edge of the V<sub>OX</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>IX</sub> signal to the 50% level of the rising edge of the V<sub>OX</sub> signal.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^{7}</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

## **ELECTRICAL CHARACTERISTICS—5 V, 125°C OPERATION**

All voltages are relative to the respective ground;  $4.5~V \le V_{\rm DD1} \le 5.5~V$ ,  $4.5~V \le V_{\rm DD2} \le 5.5~V$ ; all minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{\rm DD1} = V_{\rm DD2} = 5~V$ ; this applies to ADuM1200W and ADuM1201W automotive grade products.

Table 4.

| Parameter                                                     | Symbol                              | Min                                   | Тур   | Max                                 | Unit | Test Conditions/Comments                                             |
|---------------------------------------------------------------|-------------------------------------|---------------------------------------|-------|-------------------------------------|------|----------------------------------------------------------------------|
| DC SPECIFICATIONS                                             |                                     |                                       |       |                                     |      |                                                                      |
| Input Supply Current per Channel,<br>Quiescent                | I <sub>DDI (Q)</sub>                |                                       | 0.50  | 0.60                                | mA   |                                                                      |
| Output Supply Current per Channel,<br>Quiescent               | I <sub>DDO (Q)</sub>                |                                       | 0.19  | 0.25                                | mA   |                                                                      |
| ADuM1200W, Total Supply Current,<br>Two Channels <sup>1</sup> |                                     |                                       |       |                                     |      |                                                                      |
| DC to 2 Mbps                                                  |                                     |                                       |       |                                     |      |                                                                      |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (Q)</sub>                |                                       | 1.1   | 1.4                                 | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (Q)</sub>                |                                       | 0.5   | 0.8                                 | mA   | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (TRZ and URZ Grades Only)                             |                                     |                                       |       |                                     |      |                                                                      |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (10)</sub>               |                                       | 4.3   | 5.5                                 | mA   | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (10)</sub>               |                                       | 1.3   | 2.0                                 | mA   | 5 MHz logic signal freq.                                             |
| 25 Mbps (URZ Grade Only)                                      |                                     |                                       |       |                                     |      |                                                                      |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (25)</sub>               |                                       | 10    | 13                                  | mA   | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (25)</sub>               |                                       | 2.8   | 3.4                                 | mA   | 12.5 MHz logic signal freq.                                          |
| ADuM1201W, Total Supply Current,<br>Two Channels <sup>1</sup> |                                     |                                       |       |                                     |      |                                                                      |
| DC to 2 Mbps                                                  |                                     |                                       |       |                                     |      |                                                                      |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (Q)</sub>                |                                       | 0.8   | 1.1                                 | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (Q)</sub>                |                                       | 0.8   | 1.1                                 | mA   | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (TRZ and URZ Grades Only)                             |                                     |                                       |       |                                     |      | + -                                                                  |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (10)</sub>               |                                       | 2.8   | 3.5                                 | mA   | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (10)</sub>               |                                       | 2.8   | 3.5                                 | mA   | 5 MHz logic signal freq.                                             |
| 25 Mbps (URZ Grade Only)                                      |                                     |                                       |       |                                     |      |                                                                      |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (25)</sub>               |                                       | 6.3   | 8.0                                 | mA   | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (25)</sub>               |                                       | 6.3   | 8.0                                 | mA   | 12.5 MHz logic signal freq.                                          |
| For All Models                                                |                                     |                                       |       |                                     |      |                                                                      |
| Input Currents                                                | I <sub>IA</sub> , I <sub>IB</sub>   | -10                                   | +0.01 | +10                                 | μΑ   | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$ |
| Logic High Input Threshold                                    | V <sub>IH</sub>                     | $0.7 (V_{DD1} \text{ or } V_{DD2})$   |       |                                     | V    |                                                                      |
| Logic Low Input Threshold                                     | V <sub>IL</sub>                     |                                       |       | $0.3 (V_{DD1} \text{ or } V_{DD2})$ | V    |                                                                      |
| Logic High Output Voltages                                    | V <sub>OAH</sub> , V <sub>OBH</sub> | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$ | 5.0   |                                     | V    | $I_{Ox} = -20 \mu A$ , $V_{Ix} = V_{IxH}$                            |
|                                                               |                                     | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$ | 4.8   |                                     | V    | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                           |
| Logic Low Output Voltages                                     | $V_{OAL}$ , $V_{OBL}$               |                                       | 0.0   | 0.1                                 | V    | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$                             |
|                                                               |                                     |                                       | 0.04  | 0.1                                 | V    | $I_{Ox} = 400 \mu A$ , $V_{Ix} = V_{IxL}$                            |
|                                                               |                                     |                                       | 0.2   | 0.4                                 | V    | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                            |
| SWITCHING SPECIFICATIONS                                      |                                     |                                       |       |                                     |      |                                                                      |
| ADuM1200/ADuM1201WSRZ                                         |                                     |                                       |       |                                     |      | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                              | PW                                  |                                       |       | 1000                                | ns   |                                                                      |
| Maximum Data Rate <sup>3</sup>                                |                                     | 1                                     |       |                                     | Mbps |                                                                      |
| Propagation Delay <sup>4</sup>                                | t <sub>PHL</sub> , t <sub>PLH</sub> | 20                                    |       | 150                                 | ns   |                                                                      |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$               | PWD                                 |                                       |       | 40                                  | ns   |                                                                      |
| Propagation Delay Skew⁵                                       | t <sub>PSK</sub>                    |                                       |       | 100                                 | ns   |                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                      | $t_{PSKCD}/t_{PSKOD}$               |                                       |       | 50                                  | ns   |                                                                      |
| Output Rise/Fall Time (10% to 90%)                            | t <sub>R</sub> /t <sub>F</sub>      |                                       | 2.5   |                                     | ns   |                                                                      |

| Parameter                                       | Symbol                              | Min | Тур  | Max | Unit        | Test Conditions/Comments                                                                  |
|-------------------------------------------------|-------------------------------------|-----|------|-----|-------------|-------------------------------------------------------------------------------------------|
| ADuM1200/ADuM1201WTRZ                           |                                     |     |      |     |             | $C_L = 15 \text{ pF, CMOS signal levels}$                                                 |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     |      | 100 | ns          |                                                                                           |
| Maximum Data Rate <sup>3</sup>                  |                                     | 10  |      |     | Mbps        |                                                                                           |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 50  | ns          |                                                                                           |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$ | PWD                                 |     |      | 3   | ns          |                                                                                           |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C       |                                                                                           |
| Propagation Delay Skew⁵                         | t <sub>PSK</sub>                    |     |      | 15  | ns          |                                                                                           |
| Channel-to-Channel Matching                     |                                     |     |      |     |             |                                                                                           |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                           |
| Opposing Directional Channels <sup>6</sup>      | t <sub>PSKOD</sub>                  |     |      | 15  | ns          |                                                                                           |
| Output Rise/Fall Time (10% to 90%)              | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5  |     | ns          |                                                                                           |
| ADuM1200/ADuM1201WURZ                           |                                     |     |      |     |             | $C_L = 15  pF$ , CMOS signal levels                                                       |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     | 20   | 40  | ns          |                                                                                           |
| Maximum Data Rate <sup>3</sup>                  |                                     | 25  | 50   |     | Mbps        |                                                                                           |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 45  | ns          |                                                                                           |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$ | PWD                                 |     |      | 3   | ns          |                                                                                           |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C       |                                                                                           |
| Propagation Delay Skew <sup>5</sup>             | t <sub>PSK</sub>                    |     |      | 15  | ns          |                                                                                           |
| Channel-to-Channel Matching                     |                                     |     |      |     |             |                                                                                           |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                           |
| Opposing Directional Channels <sup>6</sup>      | t <sub>PSKOD</sub>                  |     |      | 15  | ns          |                                                                                           |
| Output Rise/Fall Time (10% to 90%)              | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5  |     | ns          |                                                                                           |
| For All Models                                  |                                     |     |      |     |             |                                                                                           |
| Common-Mode Transient Immunity                  | 7/                                  |     |      |     |             |                                                                                           |
| Logic High Output <sup>7</sup>                  | [СМн]                               | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$                                             |
| Lasialaw Ostawa                                 | CM <sub>L</sub>                     | 25  | 35   |     | kV/μs       | transient magnitude = $800 \text{ V}$<br>$V_{Ix} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$ |
| Logic Low Output <sup>7</sup>                   | CIVILI                              | 23  | 33   |     | κν/μ3       | transient magnitude = $800 \text{ V}$                                                     |
| Refresh Rate                                    | fr                                  |     | 1.2  |     | Mbps        |                                                                                           |
| Dynamic Supply Current per Channel <sup>8</sup> |                                     |     |      |     |             |                                                                                           |
| Input                                           | I <sub>DDI (D)</sub>                |     | 0.19 |     | mA/         |                                                                                           |
|                                                 |                                     |     |      |     | Mbps        |                                                                                           |
| Output                                          | I <sub>DDO (D)</sub>                |     | 0.05 |     | mA/<br>Mbps |                                                                                           |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total l<sub>DD1</sub> and l<sub>DD2</sub> supply currents as a function of data rate for ADuM1200W and ADuM1201W channel configurations. <sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>&</sup>lt;sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> tp-HL propagation delay is measured from the 50% level of the falling edge of the VIx signal to the 50% level of the falling edge of the VOx signal. tp-H propagation delay is measured from the 50% level of the rising edge of the  $V_{lx}$  signal to the 50% level of the rising edge of the  $V_{0x}$  signal.

<sup>5</sup> track is the magnitude of the worst-case difference in terl. and/or tell that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^{7}</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_{0} > 0.8 V_{DD2}$ . CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 < 0.8 \text{ V}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>®</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

## **ELECTRICAL CHARACTERISTICS—3 V, 125°C OPERATION**

All voltages are relative to the respective ground;  $3.0~V \le V_{DD1} \le 3.6~V$ ,  $3.0~V \le V_{DD2} \le 3.6~V$ . All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 3.0~V$ ; this applies to ADuM1200W and ADuM1201W automotive grade products.

Table 5.

| Parameter                                                                   | Symbol                                 | Min                                         | Тур   | Max                            | Unit | Test Conditions/Comments                                             |
|-----------------------------------------------------------------------------|----------------------------------------|---------------------------------------------|-------|--------------------------------|------|----------------------------------------------------------------------|
| DC SPECIFICATIONS                                                           |                                        |                                             | *     |                                |      |                                                                      |
| Input Supply Current per Channel, Quiescent                                 | I <sub>DDI (Q)</sub>                   |                                             | 0.26  | 0.35                           | mA   |                                                                      |
| Output Supply Current per Channel, Quiescent                                | I <sub>DDO (Q)</sub>                   |                                             | 0.11  | 0.20                           | mA   |                                                                      |
| ADuM1200W, Total Supply Current,<br>Two Channels <sup>1</sup>               |                                        |                                             |       |                                |      |                                                                      |
| DC to 2 Mbps                                                                |                                        |                                             |       |                                |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (Q)</sub>                   |                                             | 0.6   | 1.0                            | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (Q)</sub>                   |                                             | 0.2   | 0.6                            | mA   | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (TRZ and URZ Grades Only)                                           |                                        |                                             |       |                                |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (10)</sub>                  |                                             | 2.2   | 3.4                            | mA   | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (10)</sub>                  |                                             | 0.7   | 1.1                            | mA   | 5 MHz logic signal freq.                                             |
| 25 Mbps (URZ Grade Only)                                                    |                                        |                                             |       |                                |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (25)</sub>                  |                                             | 5.2   | 7.7                            | mA   | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (25)</sub>                  |                                             | 1.5   | 2.0                            | mA   | 12.5 MHz logic signal freq.                                          |
| ADuM1201W, Total Supply Current,<br>Two Channels <sup>1</sup>               |                                        |                                             |       |                                |      |                                                                      |
| DC to 2 Mbps                                                                |                                        |                                             |       |                                |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (Q)</sub>                   |                                             | 0.4   | 0.8                            | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (Q)</sub>                   |                                             | 0.4   | 0.8                            | mA   | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (TRZ and URZ Grades Only)                                           |                                        |                                             |       |                                |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (10)</sub>                  |                                             | 1.5   | 2.2                            | mA   | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2</sub> (10)                  |                                             | 1.5   | 2.2                            | mA   | 5 MHz logic signal freq.                                             |
| 25 Mbps (URZ Grade Only)                                                    |                                        |                                             |       |                                |      | 1. 1.20                                                              |
| V <sub>DD1</sub> Supply Current                                             | I <sub>DD1 (25)</sub>                  |                                             | 3.4   | 4.8                            | mA   | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                                             | I <sub>DD2 (25)</sub>                  |                                             | 3.4   | 4.8                            | mA   | 12.5 MHz logic signal freq.                                          |
| For All Models                                                              |                                        |                                             |       |                                |      |                                                                      |
| Input Currents                                                              | I <sub>IA</sub> , I <sub>IB</sub>      | -10                                         | +0.01 | +10                            | μΑ   | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$ |
| Logic High Input Threshold                                                  | V <sub>IH</sub>                        | 0.7 (V <sub>DD1</sub> or V <sub>DD2</sub> ) |       |                                | V    |                                                                      |
| Logic Low Input Threshold                                                   | VIL                                    |                                             |       | 0.3 ( $V_{DD1}$ or $V_{DD2}$ ) |      |                                                                      |
| Logic High Output Voltages                                                  | V <sub>OAH</sub> , V <sub>OBH</sub>    | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$       | 3.0   |                                | V    | $I_{Ox} = -20 \mu A$ , $V_{Ix} = V_{IxH}$                            |
|                                                                             |                                        | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$       | 2.8   |                                | V    | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                           |
| Logic Low Output Voltages                                                   | V <sub>OAL</sub> , V <sub>OBL</sub>    |                                             | 0.0   | 0.1                            | V    | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                |
|                                                                             |                                        |                                             | 0.04  | 0.1                            | V    | $I_{Ox} = 400 \mu A$ , $V_{Ix} = V_{IxL}$                            |
|                                                                             |                                        |                                             | 0.2   | 0.4                            | V    | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                            |
| SWITCHING SPECIFICATIONS                                                    |                                        |                                             |       |                                |      |                                                                      |
| ADuM1200/ADuM1201WSRZ                                                       |                                        |                                             |       |                                |      | $C_L = 15  pF$ , CMOS signal levels                                  |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                     |                                             |       | 1000                           | ns   |                                                                      |
| Maximum Data Rate <sup>3</sup>                                              |                                        | 1                                           |       |                                | Mbps |                                                                      |
| Propagation Delay⁴                                                          | t <sub>PHL</sub> , t <sub>PLH</sub>    | 20                                          |       | 150                            | ns   |                                                                      |
| Pulse Width Distortion,  t <sub>PLH</sub> - t <sub>PHL</sub>   <sup>4</sup> | PWD                                    |                                             |       | 40                             | ns   |                                                                      |
| Propagation Delay Skew <sup>5</sup>                                         | t <sub>PSK</sub>                       |                                             |       | 100                            | ns   |                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                             |       | 50                             | ns   |                                                                      |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>         |                                             | 3     |                                | ns   |                                                                      |

| Parameter                                                                   | Symbol                              | Min | Тур  | Max | Unit        | Test Conditions/Comments                                                        |
|-----------------------------------------------------------------------------|-------------------------------------|-----|------|-----|-------------|---------------------------------------------------------------------------------|
| ADuM1200/ADuM1201WTRZ                                                       |                                     |     |      |     |             | C <sub>L</sub> = 15 pF, CMOS signal levels                                      |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                  |     |      | 100 | ns          |                                                                                 |
| Maximum Data Rate <sup>3</sup>                                              |                                     | 10  |      |     | Mbps        |                                                                                 |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 60  | ns          |                                                                                 |
| Pulse Width Distortion,  t <sub>PLH</sub> - t <sub>PHL</sub>   <sup>4</sup> | PWD                                 |     |      | 3   | ns          |                                                                                 |
| Change vs. Temperature                                                      |                                     |     | 5    |     | ps/°C       |                                                                                 |
| Propagation Delay Skew⁵                                                     | t <sub>PSK</sub>                    |     |      | 22  | ns          |                                                                                 |
| Channel-to-Channel Matching                                                 |                                     |     |      |     |             |                                                                                 |
| Codirectional Channels <sup>6</sup>                                         | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                 |
| Opposing Directional Channels <sup>6</sup>                                  | t <sub>PSKOD</sub>                  |     |      | 22  | ns          |                                                                                 |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>      |     | 3.0  |     | ns          |                                                                                 |
| ADuM1200/ADuM1201WCR                                                        |                                     |     |      |     |             | $C_L = 15 \text{ pF, CMOS signal levels}$                                       |
| Minimum Pulse Width <sup>2</sup>                                            | PW                                  |     | 20   | 40  | ns          |                                                                                 |
| Maximum Data Rate <sup>3</sup>                                              |                                     | 25  | 50   |     | Mbps        |                                                                                 |
| Propagation Delay <sup>4</sup>                                              | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 55  | ns          |                                                                                 |
| Pulse Width Distortion,   tplh - tphl   4                                   | PWD                                 |     |      | 3   | ns          |                                                                                 |
| Change vs. Temperature                                                      |                                     |     | 5    |     | ps/°C       |                                                                                 |
| Propagation Delay Skew⁵                                                     | t <sub>PSK</sub>                    |     |      | 16  | ns          |                                                                                 |
| Channel-to-Channel Matching                                                 |                                     |     |      |     |             |                                                                                 |
| Codirectional Channels <sup>6</sup>                                         | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                 |
| Opposing Directional Channels <sup>6</sup>                                  | t <sub>PSKOD</sub>                  |     |      | 16  | ns          |                                                                                 |
| Output Rise/Fall Time (10% to 90%)                                          | t <sub>R</sub> /t <sub>F</sub>      |     | 3.0  |     | ns          |                                                                                 |
| For All Models                                                              |                                     |     |      |     |             |                                                                                 |
| Common-Mode Transient Immunity                                              |                                     |     |      |     |             |                                                                                 |
| Logic High Output <sup>7</sup>                                              | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$                                   |
|                                                                             | ICMI                                | 25  | 25   |     | 13//        | transient magnitude = 800 V                                                     |
| Logic Low Output <sup>7</sup>                                               | CM <sub>L</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V |
| Refresh Rate                                                                | fr                                  |     | 1.1  |     | Mbps        |                                                                                 |
| Dynamic Supply Current per Channel <sup>8</sup>                             |                                     |     |      |     |             |                                                                                 |
| Input                                                                       | I <sub>DDI (D)</sub>                |     | 0.10 |     | mA/         |                                                                                 |
|                                                                             |                                     |     |      |     | Mbps        |                                                                                 |
| Output                                                                      | I <sub>DDO (D)</sub>                |     | 0.03 |     | mA/<br>Mbps |                                                                                 |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total I<sub>DD1</sub> and I<sub>DD2</sub> supply currents as a function of data rate for ADuM1200W and ADuM1201W channel configurations.

<sup>&</sup>lt;sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>&</sup>lt;sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>&</sup>lt;sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>OX</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>IX</sub> signal to the 50% level of the V<sub>IX</sub> signal.

<sup>&</sup>lt;sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^7</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

### **ELECTRICAL CHARACTERISTICS—MIXED 5 V/3 V, 125°C OPERATION**

All voltages are relative to the respective ground; 5 V/3 V operation:  $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ ,  $3.0 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ . 3 V/5 V operation; all minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}\text{C}$ ;  $V_{DD1} = 5.0 \text{ V}$ ,  $V_{DD2} = 3.0 \text{ V}$ ; this applies to ADuM1200W and ADuM1201W automotive grade products.

Table 6.

| Parameter                                                            | Symbol                              | Min                                         | Тур                                   | Max                     | Unit | Test Conditions/Comments                                             |
|----------------------------------------------------------------------|-------------------------------------|---------------------------------------------|---------------------------------------|-------------------------|------|----------------------------------------------------------------------|
| DC SPECIFICATIONS                                                    | _                                   |                                             |                                       |                         |      |                                                                      |
| Input Supply Current per Channel,<br>Quiescent                       | I <sub>DDI (Q)</sub>                |                                             | 0.50                                  | 0.6                     | mA   |                                                                      |
| Output Supply Current per Channel,<br>Quiescent                      | I <sub>DDO</sub> (Q)                |                                             | 0.11                                  | 0.20                    | mA   |                                                                      |
| ADuM1200W, Total Supply Current,<br>Two Channels <sup>1</sup>        |                                     |                                             |                                       |                         |      |                                                                      |
| DC to 2 Mbps                                                         |                                     |                                             |                                       |                         |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                      | I <sub>DD1 (Q)</sub>                |                                             | 1.1                                   | 1.4                     | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current<br>10 Mbps (TRZ and URZ Grades Only) | I <sub>DD2</sub> (Q)                |                                             | 0.2                                   | 0.6                     | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD1</sub> Supply Current                                      | I <sub>DD1 (10)</sub>               |                                             | 4.3                                   | 5.5                     | mA   | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                                      | I <sub>DD2 (10)</sub>               |                                             | 0.7                                   | 1.1                     | mA   | 5 MHz logic signal freq.                                             |
| 25 Mbps (URZ Grade Only)                                             |                                     |                                             |                                       |                         |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                      | I <sub>DD1 (25)</sub>               |                                             | 10                                    | 13                      | mA   | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                                      | I <sub>DD2 (25)</sub>               |                                             | 1.5                                   | 2.0                     | mA   | 12.5 MHz logic signal freq.                                          |
| ADuM1201W, Total Supply Current,<br>Two Channels <sup>1</sup>        |                                     |                                             |                                       |                         |      |                                                                      |
| DC to 2 Mbps                                                         | 7                                   |                                             |                                       |                         |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                      | I <sub>DD1</sub> (Q)                |                                             | 0.8                                   | 1.1                     | mA   | DC to 1 MHz logic signal freq.                                       |
| V <sub>DD2</sub> Supply Current                                      | I <sub>DD2</sub> (Q)                |                                             | 0.4                                   | 0.8                     | mA   | DC to 1 MHz logic signal freq.                                       |
| 10 Mbps (TRZ and URZ Grades Only)                                    |                                     |                                             |                                       |                         |      | . 1 - 17                                                             |
| V <sub>DD1</sub> Supply Current                                      | I <sub>DD1 (10)</sub>               |                                             | 2.8                                   | 3.5                     | mA   | 5 MHz logic signal freq.                                             |
| V <sub>DD2</sub> Supply Current                                      | I <sub>DD2 (10)</sub>               |                                             | 1.5                                   | 2.2                     | mA   | 5 MHz logic signal freq.                                             |
| 25 Mbps (URZ Grade Only)                                             |                                     |                                             |                                       |                         |      |                                                                      |
| V <sub>DD1</sub> Supply Current                                      | I <sub>DD1 (25)</sub>               |                                             | 6.3                                   | 8.0                     | mA   | 12.5 MHz logic signal freq.                                          |
| V <sub>DD2</sub> Supply Current                                      | I <sub>DD2 (25)</sub>               |                                             | 3.4                                   | 4.8                     | mA   | 12.5 MHz logic signal freq.                                          |
| For All Models                                                       |                                     |                                             |                                       |                         |      |                                                                      |
| Input Currents                                                       | I <sub>IA</sub> , I <sub>IB</sub>   | -10                                         | +0.01                                 | +10                     | μΑ   | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$ |
| Logic High Input Threshold                                           | V <sub>IH</sub>                     | 0.7 (V <sub>DD1</sub> or V <sub>DD2</sub> ) |                                       |                         | V    |                                                                      |
| Logic Low Input Threshold                                            | V <sub>IL</sub>                     |                                             |                                       | $0.3(V_{DD1}orV_{DD2})$ | V    |                                                                      |
| Logic High Output Voltages                                           | V <sub>OAH</sub> , V <sub>OBH</sub> | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$       | $V_{DD1}$ or $V_{DD2}$                |                         | V    | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                               |
|                                                                      |                                     | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$       | $(V_{DD1} \text{ or } V_{DD2}) - 0.2$ |                         | V    | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                           |
| Logic Low Output Voltages                                            | V <sub>OAL</sub> , V <sub>OBL</sub> |                                             | 0.0                                   | 0.1                     | V    | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                |
|                                                                      |                                     |                                             | 0.04                                  | 0.1                     | V    | $I_{Ox} = 400 \mu A$ , $V_{Ix} = V_{IxL}$                            |
|                                                                      |                                     |                                             | 0.2                                   | 0.4                     | V    | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                            |
| SWITCHING SPECIFICATIONS                                             |                                     |                                             |                                       |                         |      |                                                                      |
| ADuM1200/ADuM1201WSRZ                                                |                                     |                                             |                                       |                         |      | $C_L = 15 \text{ pF, CMOS signal levels}$                            |
| Minimum Pulse Width <sup>2</sup>                                     | PW                                  |                                             |                                       | 1000                    | ns   |                                                                      |
| Maximum Data Rate <sup>3</sup>                                       |                                     | 1                                           |                                       |                         | Mbps |                                                                      |
| Propagation Delay <sup>4</sup>                                       | t <sub>PHL</sub> , t <sub>PLH</sub> | 15                                          |                                       | 150                     | ns   |                                                                      |
| Pulse Width Distortion,  tplh - tphl 4                               | PWD                                 |                                             |                                       | 40                      | ns   |                                                                      |
| Propagation Delay Skew <sup>5</sup>                                  | <b>t</b> <sub>PSK</sub>             |                                             |                                       | 50                      | ns   |                                                                      |
| Channel-to-Channel Matching <sup>6</sup>                             | tpskcd/tpskod                       |                                             | _                                     | 50                      | ns   |                                                                      |
| Output Rise/Fall Time (10% to 90%)                                   | t <sub>R</sub> /t <sub>F</sub>      |                                             | 3                                     |                         | ns   |                                                                      |

| Parameter                                          | Symbol                              | Min | Тур  | Max | Unit        | Test Conditions/Comments                                                                              |
|----------------------------------------------------|-------------------------------------|-----|------|-----|-------------|-------------------------------------------------------------------------------------------------------|
| ADuM1200/ADuM1201WTRZ                              |                                     |     | •    |     |             | C <sub>L</sub> = 15 pF, CMOS signal levels                                                            |
| Minimum Pulse Width <sup>2</sup>                   | PW                                  |     |      | 100 | ns          |                                                                                                       |
| Maximum Data Rate <sup>3</sup>                     |                                     | 10  |      |     | Mbps        |                                                                                                       |
| Propagation Delay <sup>4</sup>                     | t <sub>PHL</sub> , t <sub>PLH</sub> | 15  |      | 55  | ns          |                                                                                                       |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$    | PWD                                 |     |      | 3   | ns          |                                                                                                       |
| Change vs. Temperature                             |                                     |     | 5    |     | ps/°C       |                                                                                                       |
| Propagation Delay Skew <sup>5</sup>                | t <sub>PSK</sub>                    |     |      | 22  | ns          |                                                                                                       |
| Channel-to-Channel Matching                        |                                     |     |      |     |             |                                                                                                       |
| Codirectional Channels <sup>6</sup>                | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                                       |
| Opposing Directional Channels <sup>6</sup>         | t <sub>PSKOD</sub>                  |     |      | 22  | ns          |                                                                                                       |
| Output Rise/Fall Time (10% to 90%)                 | t <sub>R</sub> /t <sub>F</sub>      |     | 3.0  |     | ns          |                                                                                                       |
| ADuM1200/ADuM1201WURZ                              |                                     |     |      |     |             | $C_L = 15 \text{ pF, CMOS signal levels}$                                                             |
| Minimum Pulse Width <sup>2</sup>                   | PW                                  |     | 20   | 40  | ns          |                                                                                                       |
| Maximum Data Rate <sup>3</sup>                     |                                     | 25  | 50   |     | Mbps        |                                                                                                       |
| Propagation Delay⁴                                 | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 50  | ns          |                                                                                                       |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$    | PWD                                 |     |      | 3   | ns          |                                                                                                       |
| Change vs. Temperature                             |                                     |     | 5    |     | ps/°C       |                                                                                                       |
| Propagation Delay Skew⁵                            | t <sub>PSK</sub>                    |     |      | 15  | ns          |                                                                                                       |
| Channel-to-Channel Matching                        |                                     |     |      |     |             |                                                                                                       |
| Codirectional Channels <sup>6</sup>                | t <sub>PSKCD</sub>                  |     |      | 3   | ns          |                                                                                                       |
| Opposing Directional Channels <sup>6</sup>         | t <sub>PSKOD</sub>                  |     |      | 15  | ns          |                                                                                                       |
| Output Rise/Fall Time (10% to 90%)                 | t <sub>R</sub> /t <sub>F</sub>      |     | 3.0  |     | ns          |                                                                                                       |
| For All Models                                     |                                     |     |      |     |             |                                                                                                       |
| Common-Mode Transient Immunity                     | 7/7/                                |     |      |     |             |                                                                                                       |
| Logic High Output <sup>7</sup>                     | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$                                                         |
|                                                    | ICAA I                              | 25  | 25   |     | 10//        | transient magnitude = 800 V                                                                           |
| Logic Low Output <sup>7</sup>                      | CM <sub>L</sub>                     | 25  | 35   |     | kV/μs       | $V_{lx} = V_{DD1}$ , $V_{DD2}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = $800 \text{ V}$ |
| Refresh Rate                                       | fr                                  |     | 1.2  |     | Mbps        |                                                                                                       |
| Dynamic Supply Current per<br>Channel <sup>8</sup> |                                     |     |      |     |             |                                                                                                       |
| Input                                              | I <sub>DDI (D)</sub>                |     | 0.19 |     | mA/         |                                                                                                       |
| 0                                                  |                                     |     | 0.00 |     | Mbps        |                                                                                                       |
| Output                                             | I <sub>DDO</sub> (D)                |     | 0.03 |     | mA/<br>Mbps |                                                                                                       |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total I<sub>DD1</sub> and I<sub>DD2</sub> supply currents as a function of data rate for ADuM1200W and ADuM1201W channel configurations.

<sup>&</sup>lt;sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>&</sup>lt;sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

 $<sup>^4</sup>$  t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>Ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the rising edge of the V<sub>Ox</sub> signal.

 $<sup>^{5}</sup>$   $t_{PSK}$  is the magnitude of the worst-case difference in  $t_{PHL}$  and/or  $t_{PLH}$  that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^7</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 > 0.8 \, V_{DD2}$ . CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 < 0.8 \, V$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

### **ELECTRICAL CHARACTERISTICS—MIXED 3 V/5 V, 125°C OPERATION**

All voltages are relative to the respective ground;  $3.0 \text{ V} \le V_{DD1} \le 3.6 \text{ V}$ ,  $4.5 \text{ V} \le V_{DD2} \le 5.5 \text{ V}$ ; all minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}\text{C}$ ;  $V_{DD1} = 3.0 \text{ V}$ ,  $V_{DD2} = 5.0 \text{ V}$ ; this applies to ADuM1200W and ADuM1201W automotive grade products.

Table 7.

| Parameter                                                     | Symbol                                     | Min                                         | Тур                                   | Max                                         | Unit       | Test Conditions/Comments                                                              |
|---------------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------------------------|---------------------------------------------|------------|---------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                             |                                            |                                             | •                                     |                                             |            |                                                                                       |
| Input Supply Current per Channel,<br>Quiescent                | I <sub>DDI (Q)</sub>                       |                                             | 0.26                                  | 0.35                                        | mA         |                                                                                       |
| Output Supply Current per Channel,<br>Quiescent               | I <sub>DDO (Q)</sub>                       |                                             | 0.19                                  | 0.25                                        | mA         |                                                                                       |
| ADuM1200W, Total Supply Current,<br>Two Channels <sup>1</sup> |                                            |                                             |                                       |                                             |            |                                                                                       |
| DC to 2 Mbps                                                  |                                            |                                             |                                       |                                             |            |                                                                                       |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (Q)</sub>                       |                                             | 0.6                                   | 1.0                                         | mA         | DC to 1 MHz logic signal freq.                                                        |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (Q)</sub>                       |                                             | 0.5                                   | 0.8                                         | mA         | DC to 1 MHz logic signal freq.                                                        |
| 10 Mbps (TRZ and URZ Grades Only)                             |                                            |                                             |                                       |                                             |            |                                                                                       |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (10)</sub>                      |                                             | 2.2                                   | 3.4                                         | mA         | 5 MHz logic signal freq.                                                              |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (10)</sub>                      |                                             | 1.3                                   | 2.0                                         | mA         | 5 MHz logic signal freq.                                                              |
| 25 Mbps (URZ Grade Only)                                      |                                            |                                             |                                       |                                             |            |                                                                                       |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (25)</sub>                      |                                             | 5.2                                   | 7.7                                         | mA         | 12.5 MHz logic signal freq.                                                           |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (25)</sub>                      |                                             | 2.8                                   | 3.4                                         | mA         | 12.5 MHz logic signal freq.                                                           |
| ADuM1201W, Total Supply Current,<br>Two Channels <sup>1</sup> | (/                                         |                                             |                                       |                                             |            |                                                                                       |
| DC to 2 Mbps                                                  | 7                                          |                                             |                                       |                                             |            |                                                                                       |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (Q)</sub>                       |                                             | 0.4                                   | 0.8                                         | mA         | DC to 1 MHz logic signal freq.                                                        |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (Q)</sub>                       |                                             | 0.8                                   | 1.1                                         | mA         | DC to 1 MHz logic signal freq.                                                        |
| 10 Mbps (TRZ and URZ Grades Only)                             |                                            |                                             |                                       |                                             | 7          |                                                                                       |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (10)</sub>                      |                                             | 1.5                                   | 2.2                                         | mA         | 5 MHz logic signal freq.                                                              |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (10)</sub>                      |                                             | 2.8                                   | 3.5                                         | mA         | 5 MHz logic signal freq.                                                              |
| 25 Mbps (URZ Grade Only)                                      |                                            |                                             |                                       |                                             |            | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                               |
| V <sub>DD1</sub> Supply Current                               | I <sub>DD1 (25)</sub>                      |                                             | 3.4                                   | 4.8                                         | mA         | 12.5 MHz logic signal freq.                                                           |
| V <sub>DD2</sub> Supply Current                               | I <sub>DD2 (25)</sub>                      |                                             | 6.3                                   | 8.0                                         | mA         | 12.5 MHz logic signal freq.                                                           |
| For All Models                                                | 332 (23)                                   |                                             |                                       |                                             |            | 3 1 3 1                                                                               |
| Input Currents                                                | I <sub>IA</sub> , I <sub>IB</sub>          | -10                                         | +0.01                                 | +10                                         | μΑ         | $0 \text{ V} \leq V_{IA}, V_{IB} \leq (V_{DD1} \text{ or } V_{DD2})$                  |
| Logic High Input Threshold                                    | VIH                                        | 0.7 (V <sub>DD1</sub> or V <sub>DD2</sub> ) |                                       |                                             | V          |                                                                                       |
| Logic Low Input Threshold                                     | VIL                                        | 0.7 (1001 01 1002)                          |                                       | 0.3 (V <sub>DD1</sub> or V <sub>DD2</sub> ) | V          |                                                                                       |
| Logic High Output Voltages                                    | V <sub>OAH</sub> , V <sub>OBH</sub>        | $(V_{DD1} \text{ or } V_{DD2}) - 0.1$       | V <sub>DD1</sub> or V <sub>DD2</sub>  | 0.5 (100101 1002)                           | V          | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                                                |
| Logic Fiight Output Voltages                                  | VOAH, VOBH                                 | $(V_{DD1} \text{ or } V_{DD2}) - 0.5$       | $(V_{DD1} \text{ or } V_{DD2}) - 0.2$ |                                             | V          | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                                            |
| Logic Low Output Voltages                                     | V <sub>OAL</sub> , V <sub>OBL</sub>        | (4001 01 4002) 0.5                          | 0.0                                   | 0.1                                         | v          | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                                 |
| Logic Low Output Voltages                                     | VOAL, VOBL                                 |                                             | 0.04                                  | 0.1                                         | v          | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$                                              |
|                                                               |                                            |                                             | 0.2                                   | 0.4                                         | v          | $I_{Ox} = 4 \text{ mA, } V_{Ix} = V_{IxL}$ $I_{Ox} = 4 \text{ mA, } V_{Ix} = V_{IxL}$ |
| SWITCHING SPECIFICATIONS                                      |                                            |                                             | 0.2                                   | 0.4                                         | V          | IOX — 4 IIIA, VIX — VIXL                                                              |
| ADuM1200/ADuM1201WSRZ                                         |                                            |                                             |                                       |                                             |            | $C_L = 15 \text{ pF, CMOS signal levels}$                                             |
| Minimum Pulse Width <sup>2</sup>                              | PW                                         |                                             |                                       | 1000                                        | nc         | CL = 13 pr, CMO3 signal levels                                                        |
|                                                               | FVV                                        | 1                                           |                                       | 1000                                        | ns<br>Mbps |                                                                                       |
| Maximum Data Rate <sup>3</sup>                                | t t                                        | 15                                          |                                       | 150                                         | Mbps       |                                                                                       |
| Propagation Delay <sup>4</sup>                                | t <sub>PHL</sub> , t <sub>PLH</sub><br>PWD | 13                                          |                                       | 150<br>40                                   | ns         |                                                                                       |
| Pulse Width Distortion,  tplH - tpHL 4                        |                                            |                                             |                                       |                                             | ns         |                                                                                       |
| Propagation Delay Skew <sup>5</sup>                           | t <sub>PSK</sub>                           |                                             |                                       | 50                                          | ns         |                                                                                       |
| Channel-to-Channel Matching <sup>6</sup>                      | t <sub>PSKCD/</sub><br>t <sub>PSKOD</sub>  |                                             |                                       | 50                                          | ns         |                                                                                       |
| Output Rise/Fall Time (10% to 90%)                            | t <sub>R</sub> /t <sub>F</sub>             |                                             | 3                                     |                                             | ns         |                                                                                       |

| Parameter                                       | Symbol                              | Min | Тур  | Max | Unit  | Test Conditions/Comments                                                                  |
|-------------------------------------------------|-------------------------------------|-----|------|-----|-------|-------------------------------------------------------------------------------------------|
| ADuM1200/ADuM1201WTRZ                           |                                     |     |      |     |       | C <sub>L</sub> = 15 pF, CMOS signal levels                                                |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     |      | 100 | ns    |                                                                                           |
| Maximum Data Rate <sup>3</sup>                  |                                     | 10  |      |     | Mbps  |                                                                                           |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 15  |      | 55  | ns    |                                                                                           |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$ | PWD                                 |     |      | 3   | ns    |                                                                                           |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C |                                                                                           |
| Propagation Delay Skew⁵                         | t <sub>PSK</sub>                    |     |      | 22  | ns    |                                                                                           |
| Channel-to-Channel Matching                     |                                     |     |      |     |       |                                                                                           |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      | 3   | ns    |                                                                                           |
| Opposing Directional Channels <sup>6</sup>      | t <sub>PSKOD</sub>                  |     |      | 22  | ns    |                                                                                           |
| Output Rise/Fall Time (10% to 90%)              | $t_R/t_F$                           |     | 2.5  |     | ns    |                                                                                           |
| ADuM1200/ADuM1201WURZ                           |                                     |     |      |     |       | $C_L = 15 \text{ pF, CMOS signal levels}$                                                 |
| Minimum Pulse Width <sup>2</sup>                | PW                                  |     | 20   | 40  | ns    |                                                                                           |
| Maximum Data Rate <sup>3</sup>                  |                                     | 25  | 50   |     | Mbps  |                                                                                           |
| Propagation Delay <sup>4</sup>                  | t <sub>PHL</sub> , t <sub>PLH</sub> | 20  |      | 50  | ns    |                                                                                           |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} ^4$ | PWD                                 |     |      | 3   | ns    |                                                                                           |
| Change vs. Temperature                          |                                     |     | 5    |     | ps/°C |                                                                                           |
| Propagation Delay Skew <sup>5</sup>             | t <sub>PSK</sub>                    |     |      | 15  | ns    |                                                                                           |
| Channel-to-Channel Matching                     |                                     |     |      |     |       |                                                                                           |
| Codirectional Channels <sup>6</sup>             | t <sub>PSKCD</sub>                  |     |      | 3   | ns    |                                                                                           |
| Opposing Directional Channels <sup>6</sup>      | t <sub>PSKOD</sub>                  |     |      | 15  | ns    |                                                                                           |
| Output Rise/Fall Time (10% to 90%)              | $t_R/t_F$                           |     | 2.5  |     | ns    |                                                                                           |
| For All Models                                  |                                     |     |      |     |       |                                                                                           |
| Common-Mode Transient Immunity                  | 77/                                 |     |      |     |       |                                                                                           |
| Logic High Output <sup>7</sup>                  | CM <sub>H</sub>                     | 25  | 35   |     | kV/μs | $V_{lx} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$                                             |
| 1 1 2 1                                         | ICM                                 | 25  | 35   |     | kV/μs | transient magnitude = $800 \text{ V}$<br>$V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$ |
| Logic Low Output <sup>7</sup>                   | CM <sub>L</sub>                     | 25  | 33   |     | κν/μς | $v_{IX} = 0 \text{ V}, v_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V           |
| Refresh Rate                                    | fr                                  |     | 1.1  |     | Mbps  |                                                                                           |
| Input Dynamic Supply Current                    | I <sub>DDI (D)</sub>                |     | 0.10 |     | mA/   |                                                                                           |
| per Channel <sup>8</sup>                        |                                     |     |      |     | Mbps  |                                                                                           |
| Output Dynamic Supply Current                   | I <sub>DDO (D)</sub>                |     | 0.05 |     | mA/   |                                                                                           |
| per Channel <sup>8</sup>                        |                                     |     |      |     | Mbps  |                                                                                           |

<sup>&</sup>lt;sup>1</sup> The supply current values are for both channels combined when running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See Figure 9 through Figure 11 for total I<sub>DD1</sub> and I<sub>DD2</sub> supply currents as a function of data rate for ADuM1200W and ADuM1201W channel configurations.

<sup>&</sup>lt;sup>2</sup>The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

<sup>&</sup>lt;sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

<sup>4</sup> tp-HL propagation delay is measured from the 50% level of the falling edge of the VIx signal to the 50% level of the falling edge of the VOx signal. tp-H propagation delay is measured from the 50% level of the rising edge of the VIX signal to the 50% level of the VOX signal.

<sup>&</sup>lt;sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>&</sup>lt;sup>6</sup> Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

 $<sup>^7</sup>$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 > 0.8 \, V_{\text{DD2}}$ . CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 < 0.8 \, V$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>&</sup>lt;sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 6 through Figure 8 for information on per-channel supply current as a function of data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating per-channel supply current for a given data rate.

### **PACKAGE CHARACTERISTICS**

#### Table 8.

| Parameter                                      | Symbol                | Min Typ          | Max | Unit | Test Conditions/Comments                            |
|------------------------------------------------|-----------------------|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input-to-Output) <sup>1</sup>      | R <sub>I-O</sub>      | 10 <sup>12</sup> |     | Ω    |                                                     |
| Capacitance (Input-to-Output) <sup>1</sup>     | C <sub>I-O</sub>      | 1.0              |     | pF   | f = 1 MHz                                           |
| Input Capacitance                              | Cı                    | 4.0              |     | pF   |                                                     |
| IC Junction-to-Case Thermal Resistance, Side 1 | $\theta_{JCI}$        | 46               |     | °C/W | Thermocouple located at center of package underside |
| IC Junction-to-Case Thermal Resistance, Side 2 | $\theta_{\text{JCO}}$ | 41               |     | °C/W |                                                     |

¹ The device is considered a 2-terminal device; Pin 1, Pin, 2, Pin 3, and Pin 4 are shorted together, and Pin 5, Pin 6, Pin 7, and Pin 8 are shorted together.

### **REGULATORY INFORMATION**

The ADuM1200/ADuM1201 and ADuM1200W/ADuM1201W are approved by the organizations listed in Table 9; refer to Table 14 and the Insulation Lifetime section for details regarding recommended maximum working voltages for specific cross-isolation waveforms and insulation levels.

Table 9.

| UL                                                                     | CSA                                                                                                       | CQC                                                                                                            | VDE                                                                              |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Recognized Under 1577<br>Component Recognition<br>Program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A                                                      | Approved under CQC11-471543-2012                                                                               | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 <sup>2</sup> |
| Single/Basic 2500 V rms<br>Isolation Voltage                           | Basic insulation per CSA 60950-1-03 and IEC 60950-1, 400 V rms (566 peak) maximum working voltage         | Basic insulation per<br>GB4943.1-2011                                                                          | Reinforced insulation,<br>560 V peak                                             |
|                                                                        | Functional insulation per CSA 60950-1-03 and IEC 60950-1, 800 V rms (1131 V peak) maximum working voltage | Basic insulation, 400 V rms<br>(588 V peak) maximum<br>working voltage, tropical<br>climate, altitude ≤ 5000 m | 艺城                                                                               |
| File E214100                                                           | File 205078                                                                                               | File CQC14001114901                                                                                            | File 2471900-4880-0001                                                           |

¹ In accordance with UL 1577, each ADuM1200, ADuM1201, ADuM1200W, and ADuM1201W is proof tested by applying an insulation test voltage ≥ 3000 V rms for 1 sec (current leakage detection limit = 5 μA).

### **INSULATION AND SAFETY-RELATED SPECIFICATIONS**

Table 10.

| Parameter                                        | Symbol | Value     | Unit  | Conditions                                                                           |
|--------------------------------------------------|--------|-----------|-------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |        | 2500      | V rms | 1 minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01) | 4.90 min  | mm    | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(102) | 4.01 min  | mm    | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |        | 0.017 min | mm    | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | CTI    | >400      | V     | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                  |        | II        |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |

<sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM1200, ADuM1201, ADuM1200W, and ADuM1201W is proof tested by applying an insulation test voltage ≥ 1050 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* and/or & marking branded on the component designates DIN V VDE V 0884-10 approval.

### **DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 INSULATION CHARACTERISTICS**

This isolator is suitable for reinforced isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. Note that the asterisk (\*) marking on the package denotes DIN V VDE V 0884-10 approval for a 560 V peak working voltage.

Table 11.

| Description                                              | Conditions                                                                                             | Symbol            | Characteristic | Unit   |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|
| Installation Classification per DIN VDE 0110             |                                                                                                        |                   |                |        |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                        |                   | I to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                        |                   | l to III       |        |
| For Rated Mains Voltage ≤ 400 V rms                      |                                                                                                        |                   | l to II        |        |
| Climatic Classification                                  |                                                                                                        |                   | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                        |                   | 2              |        |
| Maximum Working Insulation Voltage                       |                                                                                                        | V <sub>IORM</sub> | 560            | V peak |
| Input-to-Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test,<br>$t_m = 1$ second, partial discharge < 5 pC | $V_{PR}$          | 1050           | V peak |
| Input-to-Output Test Voltage, Method A                   | $V_{IORM} \times 1.6 = V_{PR}, t_m = 60 \text{ seconds},$<br>partial discharge < 5 pC                  | $V_{PR}$          |                |        |
| After Environmental Tests Subgroup 1                     |                                                                                                        |                   | 896            | V peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PR}$ , $t_m = 60$ seconds,<br>partial discharge $< 5$ pC                     |                   | 672            | V peak |
| Highest Allowable Overvoltage                            | Transient overvoltage, $t_{TR} = 10$ seconds                                                           | $V_{TR}$          | 4000           | V peak |
| Safety-Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 3)                                         |                   |                |        |
| Case Temperature                                         |                                                                                                        | Ts                | 150            | °C     |
| Side 1 Current                                           |                                                                                                        | I <sub>S1</sub>   | 160            | mA     |
| Side 2 Current                                           |                                                                                                        | I <sub>S2</sub>   | 170            | mA     |
| Insulation Resistance at Ts                              | V <sub>IO</sub> = 500 V                                                                                | Rs                | >109           | Ω      |



Figure 3. Thermal Derating Curve, Dependence of Safety-Limiting Values on Case Temperature per DIN V VDE V 0884-10

#### RECOMMENDED OPERATING CONDITIONS

Table 12.

| Parameter                                                              | Rating          |
|------------------------------------------------------------------------|-----------------|
| Operating Temperature (T <sub>A</sub> ) <sup>1</sup>                   | -40°C to +105°C |
| Operating Temperature (T <sub>A</sub> ) <sup>2</sup>                   | −40°C to +125°C |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>1, 3</sup> | 2.7 V to 5.5 V  |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>2, 3</sup> | 3.0 V to 5.5 V  |
| Input Signal Rise and Fall Times                                       | 1.0 ms          |

<sup>&</sup>lt;sup>1</sup> Does not apply to ADuM1200W and ADuM1201W automotive grade

products. <sup>2</sup> Applies to ADuM1200W and ADuM1201W automotive grade products.

<sup>&</sup>lt;sup>3</sup> All voltages are relative to the respective ground. See the DC Correctness and Magnetic Field Immunity section for information on immunity to external magnetic fields.

## **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature = 25°C, unless otherwise noted.

Table 13.

| Parameter                                                            | Rating                                                     |
|----------------------------------------------------------------------|------------------------------------------------------------|
| Storage Temperature (T <sub>ST</sub> )                               | −55°C to +150°C                                            |
| Ambient Operating Temperature (T <sub>A</sub> ) <sup>1</sup>         | −40°C to +105°C                                            |
| Ambient Operating Temperature $(T_A)^2$                              | −40°C to +125°C                                            |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>3</sup>  | −0.5 V to +7.0 V                                           |
| Input Voltages (V <sub>IA</sub> , V <sub>IB</sub> ) <sup>3, 4</sup>  | $-0.5  \text{V} \text{ to V}_{\text{DDI}} + 0.5  \text{V}$ |
| Output Voltages (V <sub>OA</sub> , V <sub>OB</sub> ) <sup>3, 4</sup> | $-0.5  \text{V} \text{ to V}_{\text{DDO}} + 0.5  \text{V}$ |
| Average Output Current per Pin (I <sub>0</sub> ) <sup>5</sup>        | -11 mA to +11 mA                                           |
| Common-Mode Transients (CM <sub>L</sub> , CM <sub>H</sub> ) $^6$     | –100 kV/μs to +100 kV/μs                                   |

<sup>&</sup>lt;sup>1</sup> Does not apply to ADuM1200W and ADuM1201W automotive grade products.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Table 14. Maximum Continuous Working Voltage<sup>1</sup>

| Parameter                     | Max  | Unit   | Constraint                                                         |  |  |  |
|-------------------------------|------|--------|--------------------------------------------------------------------|--|--|--|
| AC Voltage, Bipolar Waveform  | 565  | V peak | 50-year minimum lifetime                                           |  |  |  |
| AC Voltage, Unipolar Waveform |      |        |                                                                    |  |  |  |
| Functional Insulation         | 1131 | V peak | Maximum approved working voltage per IEC 60950-1                   |  |  |  |
| Basic Insulation              | 560  | V peak | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10 |  |  |  |
| DC Voltage                    |      |        |                                                                    |  |  |  |
| Functional Insulation         | 1131 | V peak | Maximum approved working voltage per IEC 60950-1                   |  |  |  |
| Basic Insulation              | 560  | V peak | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10 |  |  |  |

<sup>&</sup>lt;sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

<sup>&</sup>lt;sup>2</sup> Applies to ADuM1200W and ADuM1201W automotive grade products.

<sup>&</sup>lt;sup>3</sup> All voltages are relative to the respective ground.

 $<sup>^4\,</sup>V_{DDI}$  and  $V_{DDO}$  refer to the supply voltages on the input and output sides of a given channel, respectively.

<sup>&</sup>lt;sup>5</sup> See Figure 3 for maximum rated current values for various temperatures.

<sup>&</sup>lt;sup>6</sup> Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings can cause latch-up or permanent damage.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS





Figure 4. ADuM1200 Pin Configuration

Figure 5. ADuM1201 Pin Configuration

### Table 15. ADuM1200 Pin Function Descriptions

| Pin<br>No. | Mnemonic         | Description                                     |
|------------|------------------|-------------------------------------------------|
| NO.        | Millemonic       | Description                                     |
| 1          | $V_{DD1}$        | Supply Voltage for Isolator Side 1.             |
| 2          | V <sub>IA</sub>  | Logic Input A.                                  |
| 3          | V <sub>IB</sub>  | Logic Input B.                                  |
| 4          | GND₁             | Ground 1. Ground Reference for Isolator Side 1. |
| 5          | GND <sub>2</sub> | Ground 2. Ground Reference for Isolator Side 2. |
| 6          | V <sub>OB</sub>  | Logic Output B.                                 |
| 7          | V <sub>OA</sub>  | Logic Output A.                                 |
| 8          | $V_{DD2}$        | Supply Voltage for Isolator Side 2.             |

### Table 16. ADuM1201 Pin Function Descriptions

|            | Two to the will be the two to the training of |                                                 |  |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|--|--|
| Pin<br>No. | Mnemonic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                     |  |  |  |  |  |
| 1          | V <sub>DD1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Supply Voltage for Isolator Side 1.             |  |  |  |  |  |
| 2          | V <sub>OA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Logic Output A.                                 |  |  |  |  |  |
| 3          | V <sub>IB</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Logic Input B.                                  |  |  |  |  |  |
| 4          | GND <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Ground 1. Ground Reference for Isolator Side 1. |  |  |  |  |  |
| 5          | GND <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Ground 2. Ground Reference for Isolator Side 2. |  |  |  |  |  |
| 6          | V <sub>OB</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Logic Output B.                                 |  |  |  |  |  |
| 7          | VIA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Logic Input A.                                  |  |  |  |  |  |
| 8          | $V_{DD2}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Supply Voltage for Isolator Side 2.             |  |  |  |  |  |

Table 17. ADuM1200 Truth Table (Positive Logic)

| V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub> Output | V <sub>OB</sub> Output | Notes                                                                              |
|-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|------------------------------------------------------------------------------------|
| Н                     | Н                     | Powered                | Powered                | Н                      | Н                      |                                                                                    |
| L                     | L                     | Powered                | Powered                | L                      | L                      |                                                                                    |
| Н                     | 4                     | Powered                | Powered                | H                      |                        |                                                                                    |
| L                     | Н                     | Powered                | Powered                | L                      | H                      |                                                                                    |
| X                     | Х                     | Unpowered              | Powered                | Н                      | H JE                   | Outputs return to the input state within 1 $\mu$ s of $V_{DDI}$ power restoration. |
| X                     | X                     | Powered                | Unpowered              | Indeterminate          | Indeterminate          | Outputs return to the input state within 1 $\mu$ s of $V_{DDO}$ power restoration. |

#### Table 18. ADuM1201 Truth Table (Positive Logic)

| V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | Voa Output    | V <sub>OB</sub> Output | Notes                                                                              |
|-----------------------|-----------------------|------------------------|------------------------|---------------|------------------------|------------------------------------------------------------------------------------|
| Н                     | Н                     | Powered                | Powered                | Н             | Н                      |                                                                                    |
| L                     | L                     | Powered                | Powered                | L             | L                      |                                                                                    |
| Н                     | L                     | Powered                | Powered                | Н             | L                      |                                                                                    |
| L                     | Н                     | Powered                | Powered                | L             | Н                      |                                                                                    |
| Χ                     | X                     | Unpowered              | Powered                | Indeterminate | Н                      | Outputs return to the input state within 1 $\mu$ s of $V_{DDI}$ power restoration. |
| Х                     | X                     | Powered                | Unpowered              | Н             | Indeterminate          | Outputs return to the input state within 1 $\mu$ s of $V_{DDO}$ power restoration. |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Typical Input Supply Current per Channel vs. Data Rate for 5 V and 3 V Operation



Figure 7. Typical Output Supply Current per Channel vs. Data Rate for 5 V and 3 V Operation (No Output Load)



Figure 8. Typical Output Supply Current per Channel vs. Data Rate for 5 V and 3 V Operation (15 pF Output Load)



Figure 9. Typical ADuM1200 V<sub>DD1</sub> Supply Current vs. Data Rate for 5 V and 3 V Operation



Figure 10. Typical ADuM1200  $V_{DD2}$  Supply Current vs. Data Rate for 5 V and 3 V Operation



Figure 11. Typical ADuM1201  $V_{DD1}$  or  $V_{DD2}$  Supply Current vs. Data Rate for 5 V and 3 V Operation

# APPLICATIONS INFORMATION PCB LAYOUT

The ADuM1200/ADuM1201 digital isolators require no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at the input and output supply pins.

The capacitor value must be between 0.01  $\mu F$  and 0.1  $\mu F$ . The total lead length between both ends of the capacitor and the input power supply pin must not exceed 20 mm.

See the AN-1109 Application Note for board layout guidelines.

#### PROPAGATION DELAY-RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component. The propagation delay to a logic low output can differ from the propagation delay to a logic high output.



Figure 12. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved.

Channel-to-channel matching refers to the maximum amount that the propagation delay differs between channels within a single ADuM1200/ADuM1201 component.

Propagation delay skew refers to the maximum amount that the propagation delay differs between multiple ADuM1200/ADuM1201 components operating under the same conditions.

#### DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input send narrow (~1 ns) pulses to the decoder via the transformer. The decoder is bistable and is therefore either set or reset by the pulses, indicating input logic transitions. In the absence of logic transitions of more than ~1  $\mu s$  at the input, a periodic set of refresh pulses indicative of the correct input state is sent to ensure dc correctness at the output. If the decoder receives no internal pulses for more than about 5  $\mu s$ , the input side is assumed to be unpowered or nonfunctional, in which case the isolator output is forced to a default state (see Table 17 and Table 18) by the watchdog timer circuit.

The ADuM1200/ADuM1201 are extremely immune to external magnetic fields. The limitation on the magnetic field immunity of the ADuM1200/ADuM1201 is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large enough to either falsely set or reset the decoder. The following analysis defines the conditions under which this can occur.

The 3 V operating condition of the ADuM1200/ADuM1201 is examined because it represents the most susceptible mode of operation.

The pulses at the transformer output have an amplitude greater than  $1.0~\rm V$ . The decoder has a sensing threshold at about  $0.5~\rm V$ , therefore establishing a  $0.5~\rm V$  margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \sum \prod r_n^2; n = 1, 2, \dots, N$$

where

 $\beta$  is the magnetic flux density (gauss).

*N* is the number of turns in the receiving coil.

 $r_n$  is the radius of the nth turn in the receiving coil (cm).

Given the geometry of the receiving coil in the ADuM1200/ADuM1201 and an imposed requirement that the induced voltage be 50% at most of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated, as shown in Figure 13.



Figure 13. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This is about 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (and has the worst-case polarity), it reduces the received pulse from  $>1.0~\rm V$  to 0.75 V—still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances away from the ADuM1200/ADuM1201 transformers. Figure 14 expresses these allowable current magnitudes as a function of frequency for selected distances. As seen, the ADuM1200/ADuM1201 are extremely immune and can be affected only by extremely large currents operating very close to the component at a high frequency. For the 1 MHz example, place a 0.5 kA current 5 mm away from the ADuM1200/ADuM1201 to affect the operation of the component.



Figure 14. Maximum Allowable Current for Various Current-to-ADuM1200/ADuM1201 Spacings

Note that, at combinations of strong magnetic fields and high frequencies, any loops formed by PCB traces can induce sufficiently large error voltages to trigger the threshold of succeeding circuitry. Take care in the layout of such traces to avoid this possibility.

#### **POWER CONSUMPTION**

The supply current at a given channel of the ADuM1200/ ADuM1201 isolator is a function of the supply voltage, the data rate of the channel, and the output load of the channel.

For each input channel, the supply current is given by

$$I_{DDI} = I_{DDI(Q)}$$

$$f \le 0.5 f_r$$

$$I_{DDI} = I_{DDI(D)} \times (2f - f_r) + I_{DDI(Q)}$$

$$f > 0.5 f_r$$

For each output channel, the supply current is given by

$$I_{DDO} = I_{DDO\,(Q)}$$
  $f \le 0.5 f_r$   
 $I_{DDO} = (I_{DDO\,(D)} + (0.5 \times 10^{-3}) \times C_L V_{DDO}) \times (2f - f_r) + I_{DDO\,(Q)}$   
 $f > 0.5 f_r$ 

#### where:

 $I_{DDI(D)}$ ,  $I_{DDO(D)}$  are the input and output dynamic supply currents per channel (mA/Mbps).

 $C_L$  is the output load capacitance (pF).

 $V_{DDO}$  is the output supply voltage (V).

*f* is the input logic signal frequency (MHz, half of the input data rate, NRZ signaling).

 $f_r$  is the input stage refresh rate (Mbps).

 $I_{DDI(Q)}$ ,  $I_{DDO(Q)}$  are the specified input and output quiescent supply currents (mA).

To calculate the total  $I_{\rm DD1}$  and  $I_{\rm DD2}$  supply currents, the supply currents for each input and output channel corresponding to  $I_{\rm DD1}$  and  $I_{\rm DD2}$  are calculated and totaled. Figure 6 and Figure 7 provide per-channel supply currents as a function of data rate for an unloaded output condition. Figure 8 provides per-channel supply current as a function of data rate for a 15 pF output condition. Figure 9 through Figure 11 provide total  $V_{\rm DD1}$  and  $V_{\rm DD2}$  supply current as a function of data rate for ADuM1200 and ADuM1201 channel configurations.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM1200/ADuM1201.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 14 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA/VDE approved working voltages. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM1200/ADuM1201 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 15, Figure 16, and Figure 17 illustrate these different isolation voltage waveforms, respectively.

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the ac bipolar condition determines the Analog Devices recommended maximum working voltage.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower, which allows operation at higher working voltages yet still achieves a 50-year service life. The working voltages listed in Table 14 can be applied while maintaining the 50-year minimum lifetime provided the voltage conforms to either the unipolar ac or dc voltage cases. Any crossinsulation voltage waveform that does not conform to Figure 16 or Figure 17 is to be treated as a bipolar ac waveform, and the peak voltage is to be limited to the 50-year lifetime voltage value listed in Table 14.

Note that the voltage presented in Figure 16 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.









# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-012-AA

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 18. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

|                       | Number of Inputs,     | Number of Inputs,     | Maximum<br>Data Rate | Maximum<br>Propagation | Maximum<br>Pulse Width | Temperature     | Package             |
|-----------------------|-----------------------|-----------------------|----------------------|------------------------|------------------------|-----------------|---------------------|
| Model <sup>1, 2</sup> | V <sub>DD1</sub> Side | V <sub>DD2</sub> Side | (Mbps)               | Delay, 5 V (ns)        | Distortion (ns)        | Range           | Option <sup>3</sup> |
| ADuM1200AR            | 2                     | 0                     | 1                    | 150                    | 40                     | −40°C to +105°C | R-8                 |
| ADuM1200ARZ           | 2                     | 0                     | 1                    | 150                    | 40                     | -40°C to +105°C | R-8                 |
| ADuM1200ARZ-RL7       | 2                     | 0                     | 1                    | 150                    | 40                     | -40°C to +105°C | R-8                 |
| ADuM1200BR            | 2                     | 0                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1200BRZ           | 2                     | 0                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1200BRZ-RL7       | 2                     | 0                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1200CR            | 2                     | 0                     | 25                   | 45                     | 3                      | −40°C to +105°C | R-8                 |
| ADuM1200CRZ           | 2                     | 0                     | 25                   | 45                     | 3                      | −40°C to +105°C | R-8                 |
| ADuM1200CRZ-RL7       | 2                     | 0                     | 25                   | 45                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1200WSRZ          | 2                     | 0                     | 1                    | 150                    | 40                     | −40°C to +125°C | R-8                 |
| ADuM1200WSRZ-RL7      | 2                     | 0                     | 1                    | 150                    | 40                     | −40°C to +125°C | R-8                 |
| ADuM1200WTRZ          | 2                     | 0                     | 10                   | 50                     | 3                      | −40°C to +125°C | R-8                 |
| ADuM1200WTRZ-RL7      | 2                     | 0                     | 10                   | 50                     | 3                      | -40°C to +125°C | R-8                 |
| ADuM1200WURZ          | 2                     | 0                     | 25                   | 45                     | 3                      | -40°C to +125°C | R-8                 |
| ADuM1200WURZ-RL7      | 2                     | 0                     | 25                   | 45                     | 3                      | −40°C to +125°C | R-8                 |
| ADuM1201AR            | 1                     | 1                     | 1                    | 150                    | 40                     | -40°C to +105°C | R-8                 |
| ADuM1201AR-RL7        | 1                     | 1                     | 1                    | 150                    | 40                     | -40°C to +105°C | R-8                 |
| ADuM1201ARZ           | 1                     | 1                     | 1                    | 150                    | 40                     | -40°C to +105°C | R-8                 |
| ADuM1201ARZ-RL7       | 1                     | 1                     | 1                    | 150                    | 40                     | -40°C to +105°C | R-8                 |
| ADuM1201BR            | 1                     | 1                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1201BR-RL7        | 1                     | 1                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1201BRZ           | 1                     | 1                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1201BRZ-RL7       | 1                     | 1                     | 10                   | 50                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1201CR            | 1                     | 1                     | 25                   | 45                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1201CRZ           | 1                     | 1                     | 25                   | 45                     | 3                      | -40°C to +105°C | R-8                 |
| ADuM1201CRZ-RL7       | 1                     | 1                     | 25                   | 45                     | 3                      | -40°C to +105°C | R-8                 |

| Model <sup>1, 2</sup> | Number<br>of Inputs,<br>V <sub>DD1</sub> Side | Number<br>of Inputs,<br>V <sub>DD2</sub> Side | Maximum<br>Data Rate<br>(Mbps) | Maximum<br>Propagation<br>Delay, 5 V (ns) | Maximum Pulse Width Distortion (ns) | Temperature<br>Range | Package<br>Option <sup>3</sup> |
|-----------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------|-------------------------------------------|-------------------------------------|----------------------|--------------------------------|
| ADuM1201WSRZ          | 1                                             | 1                                             | 1                              | 150                                       | 40                                  | -40°C to +125°C      | R-8                            |
| ADuM1201WSRZ-RL7      | 1                                             | 1                                             | 1                              | 150                                       | 40                                  | -40°C to +125°C      | R-8                            |
| ADuM1201WTRZ          | 1                                             | 1                                             | 10                             | 50                                        | 3                                   | -40°C to +125°C      | R-8                            |
| ADuM1201WTRZ-RL7      | 1                                             | 1                                             | 10                             | 50                                        | 3                                   | -40°C to +125°C      | R-8                            |
| ADuM1201WURZ          | 1                                             | 1                                             | 25                             | 45                                        | 3                                   | -40°C to +125°C      | R-8                            |
| ADuM1201WURZ-RL7      | 1                                             | 1                                             | 25                             | 45                                        | 3                                   | -40°C to +125°C      | R-8                            |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

#### **AUTOMOTIVE PRODUCTS**

The ADuM1200W/ADuM1201W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.





 $<sup>^{2}</sup>$  W = Qualified for Automotive Applications.

<sup>&</sup>lt;sup>3</sup> R-8 = 8-lead narrow-body SOIC\_N.